欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY28353OXC-2
廠商: Silicon Laboratories Inc
文件頁數(shù): 1/9頁
文件大小: 0K
描述: IC CLOCK DIFF/DRIVER PLL 28TSSOP
標(biāo)準(zhǔn)包裝: 47
類型: 扇出緩沖器(分配)
電路數(shù): 1
比率 - 輸入:輸出: 1:6
差分 - 輸入:輸出: 是/是
輸入: 時(shí)鐘
輸出: 時(shí)鐘
頻率 - 最大: 170MHz
電源電壓: 2.375 V ~ 2.625 V
工作溫度: 0°C ~ 70°C
安裝類型: *
封裝/外殼: *
供應(yīng)商設(shè)備封裝: *
包裝: *
Differential Clock Buffer/Driver
CY28353-2
.......................... Document #: 38-07372 Rev. *B Page 1 of 9
400 West Cesar Chavez, Austin, TX 78701
1+(512) 416-8500
1+(512) 416-9669
www.silabs.com
Features
Phase-locked loop (PLL) clock distribution for double
data rate synchronous DRAM applications
Distributes one differential clock input to six differential
outputs
External feedback pins (FBINT, FBINC) are used to
synchronize the outputs to the clock input
Conforms to the DDRI specification
Spread Aware for electromagnetic interference (EMI)
reduction
28-pin SSOP package
Description
This PLL clock buffer is designed for 2.5 VDD and 2.5 AVDD
operation and differential data input and output levels.
This device is a zero delay buffer that distributes a differential
clock input pair (CLKINT, CLKINC) to six differential pairs of
clock outputs (CLKT[0:5], CLKC[0:5]) and one differential pair
feedback clock outputs (FBOUTT, FBOUTC). The clock
outputs are controlled by the input clocks (CLKINT, CLKINC)
and the feedback clocks (FBINT, FBINC).
The two-line serial bus can set each output clock pair
(CLKT[0:5], CLKC[0:5]) to the Hi-Z state. When AVDD is
grounded, the PLL is turned off and bypassed for test
purposes.
The PLL in this device uses the input clocks (CLKINT,
CLKINC) and the feedback clocks (FBINT, FBINC) to provide
high-performance, low-skew, low–jitter output differential
clocks.
Block Diagram
Pin Configuration
28 pin SSOP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
CLKT5
FBINC
FBOUTT
CLKT3
CLKC3
GND
FBOUTC
FBINT
CLKC5
CLKC4
CLKT4
VDD
SDATA
CLKC0
VDD
CLKINT
AVDD
VDD
CLKT2
CLKC2
AGND
CLKINC
CLKT0
CLKT1
CLKC1
GND
SCLK
CY28353-
2
Serial
Interface
Logic
SDATA
SCLK
CLKT0
FBOUTT
FBOUTC
CLKC0
CLKT1
CLKC1
CLKT2
CLKC2
CLKC3
CLKT3
CLKC4
CLKT4
CLKC5
CLKT5
PLL
FBINC
FBINT
CLKINT
AVDD
CLKINC
10
相關(guān)PDF資料
PDF描述
CY28409OXC IC CLOCK CK409GRANTSDALE 56TSSOP
CY28419ZXC IC CLOCK SERV CK419 56TSSOP
CY28508OXC IC CLOCK SSCG 3DIFF PAIR 28SSOP
CY2SSTV850ZI IC CLOCK DIFFDRV PLL DDR 48TSSOP
D2-24044-MR IC DGTL AMP AUDIO PWR D 38HTSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY28353OXC-2T 功能描述:時(shí)鐘緩沖器 Differential clock Buffer/Driver RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY28354-400 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:210-MHz 24-Output Buffer for 4-DDR DIMMS for VIA Chipsets Support
CY28354OXC-400 功能描述:時(shí)鐘緩沖器 273MHz Output Buffer for 4 DDR DIMMs RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY28354OXC-400T 功能描述:時(shí)鐘緩沖器 273MHz Output Buffer for 4 DDR DIMMs RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY28358 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:200-MHz Differential Clock Buffer/Driver
主站蜘蛛池模板: 元江| 化州市| 通山县| 南雄市| 广水市| 富川| 剑阁县| 湟源县| 萝北县| 普兰店市| 南通市| 陆河县| 郯城县| 乡城县| 嘉义县| 青州市| 南安市| 改则县| 喀喇沁旗| 兖州市| 新晃| 平果县| 弥渡县| 盐边县| 自贡市| 漾濞| 泸定县| 宁夏| 兴海县| 张家川| 大宁县| 和龙市| 彝良县| 双桥区| 陈巴尔虎旗| 酉阳| 清河县| 历史| 苏尼特左旗| 无为县| 兰州市|