欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY37128VP208-200YXC
廠商: Cypress Semiconductor Corp.
英文描述: Multiconductor Cable; Number of Conductors:4; Conductor Size AWG:26; No. Strands x Strand Size:40 x 30; Jacket Material:Polyethylene; Features:French Braid; Temperature Max:60 C; Voltage Nom.:300V; Shielding Coverage:0.95% RoHS Compliant: Yes
中文描述: 為5V,3.3V,ISRTM高性能的CPLD
文件頁數: 1/64頁
文件大小: 1798K
代理商: CY37128VP208-200YXC
5V, 3.3V, ISR High-Performance CPLDs
Ultra37000 CPLD Family
Cypress Semiconductor Corporation
3901 North First Street
San Jose
, CA 95134
408-943-2600
Document #: 38-03007 Rev. *D
Revised October 25, 2004
Features
In-System Reprogrammable (ISR) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
3.3V and 5V versions
PCI-compatible[1]
Programmable bus-hold capabilities on all I/Os
Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead(Pb)-free packages available
General Description
The Ultra37000 family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while
simultaneously
fixing
pinout
assignments
and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting
the
electrical
and
timing
requirements.
The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. VCCO connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the VCCO pins to 5V the user insures 5V TTL levels
on the outputs. If VCCO is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all VCCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and
are
5V-tolerant.
These
devices
allow
3.3V
ISR
programming.
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to VCC, PCI VIH = 2V.
相關PDF資料
PDF描述
CY37256VP208-200YXC 5V, 3.3V, ISRTM High-Performance CPLDs
CY37384VP208-200YXC Multiconductor Cable; Number of Conductors:8; Conductor Size AWG:24; No. Strands x Strand Size:Solid; Jacket Material:Polyvinylchloride (PVC); Number of Pairs:4; Features:Unshielded; Temperature Max:80 C; Voltage Nom.:300V
CY3930V484-125BGC CPLDs at FPGA Densities
CY3950V484-125BGC CPLDs at FPGA Densities
CLM2930 150mA Low Dropout Voltage Regulators
相關代理商/技術參數
參數描述
CY37128VP208-66AXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:5V, 3.3V, ISRTM High-Performance CPLDs
CY37128VP208-66BAXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:5V, 3.3V, ISRTM High-Performance CPLDs
CY37128VP208-66BGXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:5V, 3.3V, ISRTM High-Performance CPLDs
CY37128VP208-66JXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:5V, 3.3V, ISRTM High-Performance CPLDs
CY37128VP208-66NTXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:5V, 3.3V, ISRTM High-Performance CPLDs
主站蜘蛛池模板: 郎溪县| 富顺县| 平昌县| 保定市| 陇川县| 米泉市| 临沂市| 珲春市| 资源县| 漳州市| 肇州县| 凤山市| 济源市| 建德市| 呼图壁县| 福贡县| 吉林省| 仪征市| 卢龙县| 贞丰县| 海伦市| 安陆市| 玛多县| 金坛市| 淮北市| 瑞昌市| 安阳市| 金门县| 白山市| 左权县| 泰和县| 武乡县| 山西省| 卓资县| 陕西省| 荆州市| 丰台区| 阜阳市| 宁强县| 德安县| 楚雄市|