欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY62126DV30LL-55ZSI
廠商: Cypress Semiconductor Corp.
英文描述: 1-Mbit (64K x 16) Static RAM
中文描述: 1兆位(64K的× 16)靜態(tài)RAM
文件頁數(shù): 1/11頁
文件大小: 398K
代理商: CY62126DV30LL-55ZSI
1-Mbit (64K x 16) Static RAM
CY62126DV30
MoBL
Cypress Semiconductor Corporation
Document #: 38-05230 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised February 2, 2005
Features
Very high speed: 45 ns
Wide voltage range: 2.2V to 3.6V
Pin compatible with CY62126BV
Ultra-low active power
— Typical active current: 0.85 mA @ f = 1 MHz
— Typical active current: 5 mA @ f = f
MAX
Ultra-low standby power
Easy memory expansion with CE and OE features
Automatic power-down when deselected
Packages offered in a 48-ball FBGA and a 44-lead TSOP
Type II
Also available in Lead-free packages
Functional Description
[1]
The CY62126DV30 is a high-performance CMOS static RAM
organized as 64K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life (MoBL
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 90% when addresses are not
toggling. The device can be put into standby mode reducing
power consumption by more than 99% when deselected (CE
HIGH). The input/output pins (I/O
0
through I/O
15
) are placed
in a high-impedance state when: deselected (CE HIGH),
outputs are disabled (OE HIGH), both Byte High Enable and
Byte Low Enable are disabled (BHE, BLE HIGH) or during a
write operation (CE LOW and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
15
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
15
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Note:
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Logic Block Diagram
64K x 16
RAM Array
2048 x 512
I/O
0
–I/O
7
R
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
COLUMN DECODER
A
1
A
1
A
1
A
1
A
1
S
DATA IN DRIVERS
OE
BLE
I/O
8
–I/O
15
CE
WE
BHE
A
0
A
9
A
10
相關(guān)PDF資料
PDF描述
CY62126DV30LL-70BVI 1-Mbit (64K x 16) Static RAM
CY62126DV30LL-45BVXI 1-Mbit (64K x 16) Static RAM
CY62126V 64K x 16 Static RAM(64K x 16 靜態(tài)RAM)
CY62128DV30LL-55ZI 20 POS PEEL-A-WAY® DIP SOCKET
CY62128DV30 1 Mb (128K x 8) Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY62126DV30LL-55ZSXI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:1-Mbit (64K x 16) Static RAM
CY62126DV30LL-55ZXI 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY62126DV30LL-55ZXIT 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY62126DV30LL-70BVI 制造商:Cypress Semiconductor 功能描述:
CY62126DV30LL-70BVIT 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 黔南| 梁山县| 东乌珠穆沁旗| 乌拉特前旗| 奇台县| 汪清县| 沂源县| 封丘县| 荔浦县| 罗源县| 永州市| 湘潭县| 铜鼓县| 南靖县| 科尔| 宜宾县| 公主岭市| 水城县| 贵港市| 龙口市| 三亚市| 克什克腾旗| 临西县| 资阳市| 灵台县| 盘山县| 祁阳县| 许昌县| 土默特左旗| 泾阳县| 宁海县| 古蔺县| 镇远县| 安泽县| 依兰县| 凤台县| 丰城市| 开鲁县| 玛多县| 吴旗县| 西峡县|