欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): CY62137VSL-55ZI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 2-Mbit (128K x 16) Static RAM
中文描述: 128K X 16 STANDARD SRAM, 55 ns, PDSO44
封裝: TSOP2-44
文件頁(yè)數(shù): 1/11頁(yè)
文件大小: 214K
代理商: CY62137VSL-55ZI
2-Mbit (128K x 16) Static RAM
CY62137V MoBL
Cypress Semiconductor Corporation
Document #: 38-05051 Rev. *B
3901 North First Street
San Jose
CA 95134
408-943-2600
Revised June 21, 2004
Features
Temperature Ranges
—Commercial: 0°C to 70°C
—Industrial: –40°C to 85°C
—Automotive: –40°C to 125°C
High Speed: 55 ns and 70 ns
Wide voltage range: 2.7V–3.6V
Ultra-low active, standby power
Easy memory expansion with CE and OE features
TTL-compatible inputs and outputs
Automatic power-down when deselected
CMOS for optimum speed/power
Package Available in a standard 44-pin TSOP Type II
(forward pinout) package
Functional Description
[1]
The CY62137V is a high-performance CMOS static RAM
organized as 128K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life
(MoBL
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that reduces power
consumption by 99% when addresses are not toggling. The
device can also be put into standby mode when deselected
(CE HIGH) or when CE is LOW and both BLE and BHE are
HIGH. The input/output pins (I/O
0
through I/O
15
) are placed in
a high-impedance state when: deselected (CE HIGH), outputs
are disabled (OE HIGH), BHE and BLE are disabled (BHE,
BLE HIGH), or during a write operation (CE LOW, and WE
LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
16
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
16
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Note:
1.
For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Logic Block Diagram
128K x 16
RAM Array
2048 x 1024
I/O
0
– I/O
7
R
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
COLUMN DECODER
A
1
A
1
A
1
A
1
A
1
S
DATA IN DRIVERS
OE
BLE
I/O
8
– I/O
15
CE
WE
BHE
A
1
A
0
A
9
Power-down
Circuit
BHE
BLE
CE
A
10
相關(guān)PDF資料
PDF描述
CY62137VSL-70ZI 2-Mbit (128K x 16) Static RAM
CY62138CV25 2M (256K x 8) Static RAM
CY62138CV25LL-55BAI 2M (256K x 8) Static RAM
CY62138CV25LL-55BVI 2M (256K x 8) Static RAM
CY62138CV25LL-70BAI 2M (256K x 8) Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY62137VSL-70ZI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:2-Mbit (128K x 16) Static RAM
CY62138CV 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Memory
CY62138CV25 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:2M (256K x 8) Static RAM
CY62138CV25LL-55BAI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:2M (256K x 8) Static RAM
CY62138CV25LL-55BVI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:2M (256K x 8) Static RAM
主站蜘蛛池模板: 永和县| 嵊泗县| 手游| 乐亭县| 保山市| 三都| 镇雄县| 石林| 黑河市| 佳木斯市| 宁远县| 连江县| 东台市| 察雅县| 正安县| 樟树市| 怀柔区| 淅川县| 淳安县| 夏河县| 汨罗市| 治多县| 西贡区| 宜宾市| 林口县| 从化市| 宁安市| 新沂市| 获嘉县| 都匀市| 维西| 新乐市| 江达县| 永宁县| 贵定县| 河南省| 江门市| 余江县| 任丘市| 财经| 洛阳市|