欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY74FCT16827ETPACT
英文描述: Dual 10-Bit Buffer/Driver
中文描述: 雙10位緩沖器/驅(qū)動器
文件頁數(shù): 1/7頁
文件大小: 102K
代理商: CY74FCT16827ETPACT
CY74FCT823T
9-BIT BUS-INTERFACE REGISTER
SCCS069 – OCTOBER 2001
1
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Function, Pinout, and Drive Compatible
With FCT, F Logic, and AM29823
Reduced V
OH
(Typically = 3.3 V) Version of
Equivalent FCT Functions
Edge-Rate Control Circuitry for
Significantly Improved Noise
Characteristics
I
off
Supports Partial-Power-Down Mode
Operation
Matched Rise and Fall Times
Fully Compatible With TTL Input and
Output Logic Levels
ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
64-mA Output Sink Current
32-mA Output Source Current
High-Speed Parallel Register With
Positive-Edge-Triggered D-Type Flip-Flops
Buffered Common Clock-Enable (EN) and
Asynchronous-Clear (CLR) Inputs
description
This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and
provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT823T is a
9-bit-wide buffered register with clock-enable (EN) and clear (CLR) inputs that are ideal for parity bus interfacing
in high-performance microprogrammed systems. This device is ideal for use as an output port requiring high
I
OL
/I
OH
.
This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading
at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state.
This device is fully specified for partial-power-down applications using I
off
. The I
off
circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
PIN DESCRIPTION
NAME
I/O
DESCRIPTION
D
I
D flip-flop data inputs
CLR
I
When CLR is low and OE is low, Q outputs are low. When CLR is high, data can be entered into the register.
CP
O
Clock pulse for the register. Enters data into the register on the low-to-high clock transition.
Y
O
Register 3-state outputs
EN
I
Clock enable. When EN is low, data on the D input is transferred to the Q output on the low-to-high clock transition. When
EN is high, the Q outputs do not change state, regardless of the data or clock input transitions.
OE
I
Output control. When OE is high, the Y outputs are in the high-impedance state. When OE is low, true register data is present
at the Y outputs.
Copyright
2001, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
OE
D
0
D
1
D
2
D
3
D
4
D
5
D
6
D
7
D
8
CLR
GND
V
CC
Y
0
Y
1
Y
2
Y
3
Y
4
Y
5
Y
6
Y
7
Y
8
EN
CP
P, Q, OR SO PACKAGE
(TOP VIEW)
相關(guān)PDF資料
PDF描述
CY74FCT16827ETPVC Logic IC
CY74FCT16827ETPVCT Dual 10-Bit Buffer/Driver
CY74FCT16827T 20-Bit Buffers/Drivers with 3-State Outputs
CY74FCT16841ATPVC 10-Bit D-Type Latch
CY74FCT16841ATPVCT 10-Bit D-Type Latch
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY74FCT16827ETPVC 制造商:Rochester Electronics LLC 功能描述:- Bulk
CY74FCT16827ETPVCT 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
CY74FCT16827T 制造商:TI 制造商全稱:Texas Instruments 功能描述:20-Bit Buffers/Line Drivers
CY74FCT16827TSSOP 制造商:TI 制造商全稱:Texas Instruments 功能描述:20-Bit Buffers/Line Drivers
CY74FCT16827TTSSOP 制造商:TI 制造商全稱:Texas Instruments 功能描述:20-Bit Buffers/Line Drivers
主站蜘蛛池模板: 榕江县| 海南省| 肥城市| 元朗区| 新化县| 寻乌县| 枣阳市| 东港市| 邯郸市| 乡城县| 连城县| 同德县| 上饶市| 江孜县| 桦甸市| 东莞市| 泊头市| 来安县| 六枝特区| 乐平市| 水城县| 珲春市| 平果县| 巴南区| 永年县| 泗阳县| 五华县| 黄冈市| 金阳县| 行唐县| 扎赉特旗| 静乐县| 石河子市| 门头沟区| 高邑县| 湟源县| 扶风县| 城口县| 车险| 清苑县| 榆中县|