欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY7C128A-45LMB
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 2K x 8 Static RAM
中文描述: 2K X 8 STANDARD SRAM, 45 ns, CQCC24
封裝: LCC-24
文件頁數(shù): 1/9頁
文件大小: 217K
代理商: CY7C128A-45LMB
2K x 8 Static RAM
CY7C128A
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
December 1988 – Revised December 1992
1CY7C128A
Features
Automatic power-down when deselected
CMOS for optimum speed/power
High speed
—15 ns
Low active power
—440 mW (commercial)
—550 mW (military)
Low standby power
—110 mW
TTL-compatible inputs and outputs
Capable of withstanding greater than 2001V electro-
static discharge
V
IH
of 2.2V
Functional Description
The CY7C128A is a high-performance CMOS static RAM or-
ganized as 2048 words by 8 bits. Easy memory expansion is
provided by an active LOW chip enable (CE), and active LOW
output enable (OE) and three-state drivers. The CY7C128A
has an automatic power-down feature, reducing the power
consumption by 83% when deselected.
Writing to the device is accomplished when the chip enable
(CE) and write enable (WE) inputs are both LOW.
Data on the eight I/O pins (I/O
0
through I/O
7
) is written into the
memory location specified on the address pins (A
0
through
A
10
).
Reading the device is accomplished by taking chip enable
(CE) and output enable (OE) LOW while write enable (WE) remains
HIGH. Under these conditions, the contents of the memory location
specified on the address pins will appear on the eight I/O pins.
The I/O pins remain in high-impedance state when chip enable
(CE) or output enable (OE) is HIGH or write enable (WE) is LOW.
The CY7C128A utilizes a die coat to insure alpha immunity.
Logic Block Diagram
Pin Configurations
C128A–1
A
1
A
2
A
4
A
5
A
6
COLUMN
DECODER
INPUT BUFFER
POWER
DOWN
WE
OE
I/O
0
CE
I/O
1
I/O
2
I/O
3
Top View
LCC
1
2
3
4
5
6
7
8
9
10
11
12
14
13
15
16
20
19
18
17
21
24
23
22
Top View
DIP/SOJ
A
6
A
5
A
4
A
3
A
2
A
1
A
0
WE
OE
V
CC
A
8
A
9
A
10
CE
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
C128A–2
A
7
I/O
0
I/O
1
I/O
2
GND
128 x 16 x 8
ARRAY
I/O
7
I/O
6
I/O
5
I/O
4
7C128A
A
0
C128A–3
A
3
A
7
A
8
A
9
A
10
24
4
5
6
7
8
9
10
3 2 1
23
11 12 13 14 15
22
21
20
19
18
17
16
7C128A
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
WE
OE
A
10
CE
I/O
7
I/O
6
A
9
Selection Guide
7C128A–15
15
120
7C128A–20
20
100
125
40/20
40/20
7C128A–25
25
100
125
20
40
7C128A–35
35
100
100
20
20
7C128A–45
45
Maximum Access Time (ns)
Maximum Operating
Current (mA)
Commercial
Military
Commercial
Military
100
Maximum Standby
Current (mA)
40/40
20
相關(guān)PDF資料
PDF描述
CY7C128A-15VC 2K x 8 Static RAM
CY7C128A-20LMB 2K x 8 Static RAM
CY7C128A-20PC 2K x 8 Static RAM
CY7C128A-20VC 2K x 8 Static RAM
CY7C128A-25DMB 2K x 8 Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C128A-45PC 制造商:Rochester Electronics LLC 功能描述:16K (2K X 8)- FAST ASYNCH SRAM 24-PIN SKINNY W/PWR DOWN - Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C128A-45SC 制造商:Rochester Electronics LLC 功能描述:16K (2K X 8)- FAST ASYNCH SRAM 24-PIN SKINNY W/PWR DOWN - Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C128A-55DMB 制造商:Cypress Semiconductor 功能描述:SRAM Chip Async Single 5V 16K-Bit 2K x 8 55ns 24-Pin CDIP
CY7C1292DV18-167BZC 功能描述:靜態(tài)隨機存取存儲器 9M QDR2 靜態(tài)隨機存取存儲器 B2 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1292DV18-167BZXC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 清河县| 阜康市| 犍为县| 米脂县| 原阳县| 三都| 深水埗区| 抚宁县| 师宗县| 大悟县| 沁源县| 青海省| 潍坊市| 普兰店市| 商洛市| 新余市| 江川县| 彩票| 郯城县| 元阳县| 深泽县| 新沂市| 海口市| 弥渡县| 永胜县| 都兰县| 安龙县| 武定县| 革吉县| 海丰县| 洪湖市| 东阿县| 宁安市| 兰西县| 页游| 玉龙| 安溪县| 邯郸市| 商城县| 化德县| 南江县|