欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1345G-117BGI
廠商: Cypress Semiconductor Corp.
英文描述: 4-Mbit (128K x 36) Flow-Through Sync SRAM
中文描述: 4兆位(128K的× 36)流量通過同步SRAM的
文件頁數: 1/17頁
文件大小: 331K
代理商: CY7C1345G-117BGI
PRELIMINARY
4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1345G
Cypress Semiconductor Corporation
Document #: 38-05517 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 21, 2004
Features
128K X 36 common I/O
3.3V –5% and +10% core power supply (V
DD
)
2.5V or 3.3V I/O supply (V
DDQ
)
Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.0 ns (100-MHz version)
Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed write
Asynchronous output enable
Lead-Free 100-pin TQFP and 119-ball BGA packages
“ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1345G is a 131,072 x 36 synchronous cache RAM
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
), depth-expansion Chip Enables (CE
2
and
CE
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1345G allows either interleaved or linear burst
sequences, selected by the MODE input pin. A HIGH selects
an interleaved burst sequence, while a LOW selects a linear
burst sequence. Burst accesses can be initiated with the
Processor Address Strobe (ADSP) or the cache Controller
Address Strobe (ADSC) inputs.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1345G operates from a +3.3V core power supply
while all outputs may operate with either a +2.5 or +3.3V
supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Note:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
ADDRESS
REGISTER
BURST
COUNTER
AND LOGIC
CLR
Q1
Q0
ENABLE
REGISTER
SENSE
AMPS
OUTPUT
BUFFERS
INPUT
REGISTERS
MEMORY
ARRAY
MODE
A
[1:0]
ZZ
DQs
DQP
A
DQP
B
DQP
C
DQP
D
A0, A1, A
ADV
CLK
ADSP
ADSC
BW
D
BW
C
BW
B
BW
A
BWE
CE1
CE2
CE3
OE
GW
SLEEP
CONTROL
DQ
A
,
DQP
A
BYTE
WRITE REGISTER
DQ
B
,
DQP
B
BYTE
WRITE REGISTER
DQ
C
,
DQP
C
BYTE
WRITE REGISTER
BYTE
WRITE REGISTER
DQ
D
,
DQP
D
DQ
D
,
DQP
D
BYTE
WRITE REGISTER
DQ
C
,
DQP
C
BYTE
WRITE REGISTER
DQ
B
,
DQP
B
BYTE
WRITE REGISTER
DQ
A
,
DQP
A
BYTE
WRITE REGISTER
Logic Block Diagram
相關PDF資料
PDF描述
CY7C1345G-117BGXC 4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1345G-117BGXI 4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1345G-133AXC 4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1345G-133AXI 4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C1345G-133BGC 4-Mbit (128K x 36) Flow-Through Sync SRAM
相關代理商/技術參數
參數描述
CY7C1345G-133AXC 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY7C1345S-100AXC 功能描述:靜態隨機存取存儲器 CY7C1345S-100AXC RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1345S-100AXCKJ 制造商:Cypress Semiconductor 功能描述:
CY7C1345S-100AXCT 功能描述:靜態隨機存取存儲器 CY7C1345S-100AXCT RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1346F-100AC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 东丽区| 临邑县| 丹凤县| 景洪市| 阳谷县| 定南县| 和硕县| 正定县| 长泰县| 峡江县| 临武县| 兴国县| 五河县| 萍乡市| 巴彦淖尔市| 杨浦区| 盖州市| 清水县| 道孚县| 祁阳县| 西藏| 米易县| 乌审旗| 晴隆县| 察哈| 化州市| 阜平县| 禹州市| 清原| 博客| 全椒县| 台山市| 盐边县| 洪雅县| 龙陵县| 广汉市| 临颍县| 连江县| 安庆市| 安图县| 城市|