欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): CY7C1347C-200BGC
英文描述: x36 Fast Synchronous SRAM
中文描述: x36快速同步SRAM
文件頁(yè)數(shù): 1/24頁(yè)
文件大小: 293K
代理商: CY7C1347C-200BGC
256K x 18/128K x 36 Synchronous-Pipelined
Cache RAM
CY7C1347C/GVT71128DA36
CY7C1327C/GVT71256DA18
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
July 21, 2000
Features
Fast access times: 2.5 and 3.5 ns
Fast clock speed: 250, 225, 200, and 166 MHz
1-ns set-up time and hold time
Fast OE access times: 2.5 ns and 3.5 ns
Optimal for depth expansion (one cycle chip deselect
to eliminate bus contention)
3.3V –5% and +10% power supply
3.3V or 2.5V I/O supply
5V tolerant inputs except I/Os
Clamp diodes to V
SS
at all inputs and outputs
Common data inputs and data outputs
Byte Write Enable and Global Write control
Three chip enables for depth expansion and address
pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst se-
quence)
Automatic power-down for portable applications
JTAG boundary scan
JEDEC standard pinout
Low profile 119-lead, 14-mm x 22-mm BGA (Ball Grid
Array) and 100-pin TQFP packages
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced tri-
ple-layer polysilicon, double-layer metal technology. Each
memory cell consists of four transistors and two high-valued
resistors.
The
GVT71256DA18
262,144x18 SRAM cells with advanced synchronous periph-
eral circuitry and a 2-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a pos-
itive-edge-triggered clock input (CLK). The synchronous in-
puts include all addresses, all data inputs, address-pipelining
Chip Enable (CE), depth-expansion Chip Enables (CE2 and
CE2), Burst Control Inputs (ADSC, ADSP and ADV), Write
Enables (BWa, BWb, BWc, BWd, and BWE), and Global Write
(GW).
Asynchronous inputs include the Output Enable (OE) and
Burst Mode Control (MODE). The data outputs (Q), enabled
by OE, are also asynchronous.
Addresses and chip enables are registered with either Ad-
dress Status Processor (ADSP) or Address Status Controller
(ADSC) input pins. Subsequent burst addresses can be inter-
nally generated as controlled by the Burst Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs. Indi-
vidual byte write allows individual byte to be written. BWa con-
trols DQa. BWb controls DQb. BWc controls DQc. BWd con-
trols DQd. BWa, BWb, BWc, and BWd can be active only with
BWE being LOW. GW being LOW causes all bytes to be writ-
ten. The x18 version only has 18 data inputs/outputs (DQa and
DQb) along with BWa and BWb (no BWc, BWd, DQc, and
DQd).
Four pins are used to implement JTAG test capabilities: Test
Mode Select (TMS), Test Data-in (TDI), Test Clock (TCK), and
Test Data-out (TDO). The JTAG circuitry is used to serially shift
data to and from the device. JTAG inputs use LVTTL/LVCMOS
levels to shift data during this testing mode of operation.
The
CY7C1347C/GVT71128DA36
GVT71256DA18 operate from a +3.3V power supply. All inputs
and outputs are LVTTL compatible
CY7C1347C/GVT71128DA36
SRAMs
and
CYC7C1327C/
131,072x36
integrate
and
and
CY7C1327C/
Selection Guide
7C1347C-250
71128DA36-4
7C1327C-250
71256DA18-4
7C1347C-225
71128DA36-4.4
7C1327C-225
71256DA18-4.4
7C1347C-200
71128DA36-5
7C1327C-200
71256DA18-5
7C1347C-166
71128DA36-6
7C1327C-166
71256DA18-6
Maximum Access Time (ns)
2.5
2.5
2.5
3.5
Maximum Operating Current (mA)
450
400
360
300
Maximum CMOS Standby Current (mA)
10
10
10
10
相關(guān)PDF資料
PDF描述
CY7C1347C-225BGC x36 Fast Synchronous SRAM
CY7C1347C-250AC x36 Fast Synchronous SRAM
CY7C1347C-250BGC x36 Fast Synchronous SRAM
GVT1256DA18B-4 x18 Fast Synchronous SRAM
GVT1256DA18B-4.4 x18 Fast Synchronous SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C1347D-166AC 制造商:Rochester Electronics LLC 功能描述:4MB (128K X 36) 3.3V SYNC PIPELINE SRAM 1.5/.5 NS SETUP/HOLD - Bulk
CY7C1347D-200AC 制造商:Cypress Semiconductor 功能描述:
CY7C1347D-250AC 制造商:Cypress Semiconductor 功能描述:
CY7C1347DP 制造商:Cypress Semiconductor 功能描述:
CY7C1347F-100AC 功能描述:IC SRAM 4.5MBIT 100MHZ 100LQFP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:96 系列:- 格式 - 存儲(chǔ)器:閃存 存儲(chǔ)器類型:FLASH 存儲(chǔ)容量:16M(2M x 8,1M x 16) 速度:70ns 接口:并聯(lián) 電源電壓:2.65 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-TFSOP(0.724",18.40mm 寬) 供應(yīng)商設(shè)備封裝:48-TSOP 包裝:托盤
主站蜘蛛池模板: 沽源县| 新巴尔虎右旗| 杭锦旗| 曲沃县| 巴南区| 卢湾区| 潮安县| 湘阴县| 紫金县| 杭锦后旗| 浦江县| 镇江市| 怀集县| 普兰店市| 绥芬河市| 黄陵县| 蓝山县| 溧阳市| 定结县| 建始县| 乐亭县| 文登市| 镇康县| 舒城县| 横峰县| 尼玛县| 策勒县| 山阴县| 双辽市| 邹城市| 商丘市| 略阳县| 江城| 廊坊市| 冀州市| 湾仔区| 乃东县| 临朐县| 特克斯县| 荔浦县| 灌云县|