欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1347F-133AC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 4-Mbit (128K x 36) Pipelined Sync SRAM
中文描述: 128K X 36 CACHE SRAM, 4 ns, PQFP100
封裝: 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
文件頁數: 1/19頁
文件大小: 423K
代理商: CY7C1347F-133AC
4-Mbit (128K x 36) Pipelined Sync SRAM
Functional Description
[1]
The CY7C1347F is a 3.3V, 128K by 36 synchronous-pipelined
SRAM designed to support zero-wait-state secondary cache
with minimal glue logic.
CY7C1347F I/O pins can operate at either the 2.5V or the 3.3V
level, the I/O pins are 3.3V tolerant when V
DDQ
= 2.5V.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock.
Maximum access delay from the clock rise is 2.6 ns (250-MHz
device)
CY7C1347F supports either the interleaved burst sequence
used by the Intel Pentium processor or a linear burst sequence
used by processors such as the PowerPC
. The burst
sequence is selected through the MODE pin. Accesses can be
initiated by asserting either the Address Strobe from
Processor (ADSP) or the Address Strobe from Controller
(ADSC) at clock rise. Address advancement through the burst
sequence is controlled by the ADV input. A 2-bit on-chip
wraparound burst counter captures the first address in a burst
sequence and automatically increments the address for the
rest of the burst access.
Byte write operations are qualified with the four Byte Write
Select (BW
[A:D]
) inputs. A Global Write Enable (GW) overrides
all byte write inputs and writes data to all four bytes. All writes
are conducted with on-chip synchronous self-timed write
circuitry.
Three synchronous Chip Selects (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to provide
proper data during depth expansion, OE is masked during the
first clock of a read cycle when emerging from a deselected
state.
CY7C1347F
Cypress Semiconductor Corporation
Document #: 38-05213 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised April 9, 2004
Features
Fully registered inputs and outputs for pipelined oper-
ation
128K by 36 common I/O architecture
3.3V core power supply
2.5V/3.3V I/O operation
Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
JEDEC-standard 100-pin TQFP, 119-pin BGA and
165-pin fBGA packages
“ZZ” Sleep Mode option and Stop Clock option
Available in Industrial and Commercial temperature
ranges
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Logic Block Diagram
ADDRESS
REGISTER
ADV
CLK
BURST
COUNTER
AND
LOGIC
CLR
Q1
Q0
ADSP
ADSC
MODE
BWE
GW
CE
1
CE
2
CE
3
OE
ENABLE
REGISTER
OUTPUT
REGISTERS
SENSE
OUTPUT
BUFFERS
E
PIPELINED
ENABLE
INPUT
REGISTERS
A0, A1, A
BW
B
BW
C
BW
D
BW
A
ARRAY
DQs
DQP
A
DQP
B
DQP
C
DQP
D
SLEEP
CONTROL
ZZ
A
[1:0]
2
DQ
A ,
DQP
A
BYTE
WRITE REGISTER
DQ
B ,
DQP
B
BYTE
WRITE REGISTER
DQ
C ,
DQP
C
BYTE
WRITE REGISTER
DQ
D ,
DQP
D
BYTE
WRITE REGISTER
DQ
A ,
DQP
A
BYTE
WRITE DRIVER
DQ
B ,
DQP
B
BYTE
WRITE DRIVER
DQ
C ,
DQP
C
BYTE
WRITE DRIVER
DQ
D
,DQP
D
BYTE
WRITE DRIVER
相關PDF資料
PDF描述
CY7C1347F-133AI 4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347F-133BGC 4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347F-133BGI 4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347F-225BGC 4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347F-250AC 4-Mbit (128K x 36) Pipelined Sync SRAM
相關代理商/技術參數
參數描述
CY7C1347F-133BGI 制造商:Rochester Electronics LLC 功能描述:4M- 128KX36 3.3V PIPELINE 1CD STD. SPEED-SYNCHRONOUS SRAM - Bulk
CY7C1347F-166BGCT 制造商:Cypress Semiconductor 功能描述:
CY7C1347F-166BGI 制造商:Cypress Semiconductor 功能描述:
CY7C1347F-200BGC 制造商:Rochester Electronics LLC 功能描述:- Bulk
CY7C1347G-100AXC 功能描述:IC SRAM 4.5MBIT 100MHZ 100LQFP RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:1,000 系列:- 格式 - 存儲器:RAM 存儲器類型:移動 SDRAM 存儲容量:256M(8Mx32) 速度:133MHz 接口:并聯 電源電壓:1.7 V ~ 1.95 V 工作溫度:-40°C ~ 85°C 封裝/外殼:90-VFBGA 供應商設備封裝:90-VFBGA(8x13) 包裝:帶卷 (TR) 其它名稱:557-1327-2
主站蜘蛛池模板: 滦南县| 抚宁县| 白水县| 通辽市| 六枝特区| 顺义区| 通化县| 建始县| 松潘县| 丰都县| 若尔盖县| 大理市| 墨脱县| 乐业县| 泰宁县| 富裕县| 芒康县| 丹东市| 苗栗市| 开阳县| 海伦市| 集贤县| 汶川县| 东光县| 丁青县| 大埔区| 友谊县| 灌云县| 博白县| 康乐县| 福海县| 勃利县| 云梦县| 保靖县| 珠海市| 盐边县| 关岭| 特克斯县| 曲松县| 重庆市| 措勤县|