欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1360B-200AJI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
中文描述: 256K X 36 CACHE SRAM, 3 ns, PQFP100
封裝: 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
文件頁數: 1/34頁
文件大?。?/td> 901K
代理商: CY7C1360B-200AJI
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1360B
CY7C1362B
Cypress Semiconductor Corporation
Document #: 38-05291 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised April 9, 2004
Features
Supports bus operation up to 225 MHz
Available speed grades are 225, 200 and 166 MHz
Registered inputs and outputs for pipelined operation
3.3V core power supply
2.5V/3.3V I/O operation
Fast clock-to-output times
— 2.8 ns (for 225-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single Cycle Chip Deselect
Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA
and 165-Ball fBGA packages
TQFP Available with 3-Chip Enable and 2-Chip Enable
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1360B/CY7C1362B SRAM integrates 262,144 x 36
and 524,288 x 18 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
), depth-expansion Chip
Enables (CE
2
and
CE
3[2]
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the Byte Write control inputs. GW when active
LOW causes all bytes to be written.
The CY7C1360B/CY7C1362B operates from a +3.3V core
power supply while all outputs may operate with either a +2.5
or +3.3V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
225 MHz
2.8
250
30
200 MHz
3.0
220
30
166 MHz
3.5
180
30
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts.
Notes:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3
is for A version of TQFP (3 Chip Enable option) and 165 fBGA package only. 119 BGA is offered only in 2 Chip Enable.
相關PDF資料
PDF描述
CY7C1360B-200BGC 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1360B-200BGI 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1360B-200BZC 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1360B-200BZI 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1362B-166AC 9-Mbit (256K x 36/512K x 18) Pipelined SRAM
相關代理商/技術參數
參數描述
CY7C1360B-200BGC 制造商:Cypress Semiconductor 功能描述:
CY7C1360B-200BGCT 制造商:Cypress Semiconductor 功能描述:
CY7C1360B-200BZC 制造商:Rochester Electronics LLC 功能描述:8M- 256KX36 3.3V PIPELINE 1CD-SYNCHRONOUS SRAM - Bulk
CY7C1360B-200BZCT 制造商:Cypress Semiconductor 功能描述:SRAM SYNC SGL 3.3V 9MBIT 256KX36 3NS 165FBGA - Tape and Reel
CY7C1360C-166AJXC 功能描述:靜態隨機存取存儲器 256Kx36 3.3V COM Sync PL 1CD 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 河东区| 玛沁县| 灵山县| 凌海市| 汝州市| 鄂托克旗| 集安市| 桃园市| 黄平县| 盘山县| 新蔡县| 赤峰市| 民勤县| 五常市| 寻甸| 怀远县| 邻水| 房山区| 泰安市| 大竹县| 德钦县| 牙克石市| 如东县| 会同县| 桂林市| 宾川县| 定襄县| 南和县| 同江市| 灵石县| 涿鹿县| 吴堡县| 威远县| 思南县| 罗田县| 嫩江县| 雷山县| 东乡县| 霸州市| 巴中市| 定兴县|