欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1371D-100BGXI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
中文描述: 512K X 36 ZBT SRAM, 8.5 ns, PBGA119
封裝: 14 X 22 MM, 2.40 MM HEIGHT, LEAD FREE, BGA-119
文件頁數: 1/30頁
文件大小: 447K
代理商: CY7C1371D-100BGXI
PRELIMINARY
18-Mbit (512K x 36/1M x 18) Flow-Through
SRAM with NoBL Architecture
CY7C1371D
CY7C1373D
Cypress Semiconductor Corporation
Document #: 38-05556 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised November 3, 2004
Features
No Bus Latency
(NoBL
) architecture eliminates
dead cycles between write and read cycles
Can support up to 133-MHz bus operations with zero
wait states
— Data is transferred on every clock
Pin-compatible and functionally equivalent to ZBT
devices
Internally self-timed output buffer control to eliminate
the need to use OE
Registered inputs for flow-through operation
Byte Write capability
3.3V/2.5V I/O power supply
Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.5 ns (for 100-MHz device)
Clock Enable (CEN) pin to enable clock and suspend
operation
Synchronous self-timed writes
Asynchronous Output Enable
Offered in JEDEC-standard lead-free 100 TQFP, 119-ball
BGA and 165-ball fBGA packages
Three chip enables for simple depth expansion
Automatic Power-down feature available using ZZ
mode or CE deselect
JTAG boundary scan for BGA and fBGA packages
Burst Capability—linear or interleaved burst order
Low standby power
Functional Description
[1]
The CY7C1371D/CY7C1373D is a 3.3V, 512K x 36/1 Mbit x
18 Synchronous Flow-through Burst SRAM designed specifi-
cally to support unlimited true back-to-back Read/Write opera-
tions without the insertion of wait states. The CY7C1371D/
CY7C1373D is equipped with the advanced No Bus Latency
(NoBL) logic required to enable consecutive Read/Write
operations with data being transferred on every clock cycle.
This feature dramatically improves the throughput of data
through the SRAM, especially in systems that require frequent
Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
6.5
210
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
相關PDF資料
PDF描述
CY7C1371D-100BZC 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1371D-100BZI 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1371D-100BZXC 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1371D-100BZXI 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1371D-133AXC 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
相關代理商/技術參數
參數描述
CY7C1371D133AXC 制造商:Cypress Semiconductor 功能描述:
CY7C1371D-133AXC 功能描述:靜態隨機存取存儲器 512Kx36 3.3V NoBL Sync FT 靜態隨機存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1371D-133AXCKJ 制造商:Cypress Semiconductor 功能描述:
CY7C1371D-133AXCT 功能描述:靜態隨機存取存儲器 512Kx36 3.3V NoBL Sync FT 靜態隨機存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1371D-133AXI 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 和龙市| 新竹县| 如东县| 宿迁市| 新干县| 长阳| 嘉兴市| 安吉县| 闵行区| 和龙市| 荃湾区| 呼图壁县| 牙克石市| 镇江市| 峨边| 栖霞市| 嘉荫县| 庆阳市| 康马县| 蚌埠市| 天津市| 凤山县| 呼伦贝尔市| 巧家县| 锦州市| 红原县| 香河县| 新干县| 昌邑市| 永定县| 宜宾县| 东乡| 刚察县| 马关县| 迭部县| 文登市| 常熟市| 静乐县| 阿拉尔市| 定边县| 雅安市|