欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1373D-100BGC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
中文描述: 1M X 18 ZBT SRAM, 8.5 ns, PBGA119
封裝: 14 X 22 MM, 2.40 MM HEIGHT, BGA-119
文件頁數: 1/30頁
文件大?。?/td> 447K
代理商: CY7C1373D-100BGC
PRELIMINARY
18-Mbit (512K x 36/1M x 18) Flow-Through
SRAM with NoBL Architecture
CY7C1371D
CY7C1373D
Cypress Semiconductor Corporation
Document #: 38-05556 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised November 3, 2004
Features
No Bus Latency
(NoBL
) architecture eliminates
dead cycles between write and read cycles
Can support up to 133-MHz bus operations with zero
wait states
— Data is transferred on every clock
Pin-compatible and functionally equivalent to ZBT
devices
Internally self-timed output buffer control to eliminate
the need to use OE
Registered inputs for flow-through operation
Byte Write capability
3.3V/2.5V I/O power supply
Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.5 ns (for 100-MHz device)
Clock Enable (CEN) pin to enable clock and suspend
operation
Synchronous self-timed writes
Asynchronous Output Enable
Offered in JEDEC-standard lead-free 100 TQFP, 119-ball
BGA and 165-ball fBGA packages
Three chip enables for simple depth expansion
Automatic Power-down feature available using ZZ
mode or CE deselect
JTAG boundary scan for BGA and fBGA packages
Burst Capability—linear or interleaved burst order
Low standby power
Functional Description
[1]
The CY7C1371D/CY7C1373D is a 3.3V, 512K x 36/1 Mbit x
18 Synchronous Flow-through Burst SRAM designed specifi-
cally to support unlimited true back-to-back Read/Write opera-
tions without the insertion of wait states. The CY7C1371D/
CY7C1373D is equipped with the advanced No Bus Latency
(NoBL) logic required to enable consecutive Read/Write
operations with data being transferred on every clock cycle.
This feature dramatically improves the throughput of data
through the SRAM, especially in systems that require frequent
Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
6.5
210
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
相關PDF資料
PDF描述
CY7C1371D-133BZI Pin header, Discrete wire crimping connection, Discrete wire connectors; HRS No: 686-0020-3 00; No. of Positions: 10; Connector Type: Wire; Contact Gender: Female; Contact Spacing (mm): 1; Terminal Pitch (mm): 1; Current Rating(Amps)(Max.): 1; Operating Temperature Range (degrees C): -35 to 85; General Description: Housing; Double row; Crimping
CY7C1371D-133BZXC Pin header, Discrete wire crimping connection, Discrete wire connectors; HRS No: 686-0021-6 00; No. of Positions: 20; Connector Type: Wire; Contact Gender: Female; Contact Spacing (mm): 1; Terminal Pitch (mm): 1; Current Rating(Amps)(Max.): 1; Operating Temperature Range (degrees C): -35 to 85; General Description: Housing; Double row; Crimping
CY7C1371D-133BZXI Pin header, Discrete wire crimping connection, Discrete wire connectors; HRS No: 686-0022-9 00; No. of Positions: 30; Connector Type: Wire; Contact Gender: Female; Contact Spacing (mm): 1; Terminal Pitch (mm): 1; Current Rating(Amps)(Max.): 1; Operating Temperature Range (degrees C): -35 to 85; General Description: Housing; Double row; Crimping
CY7C1371D-100AXI 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1371D-100BGC 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
相關代理商/技術參數
參數描述
CY7C1373D-133AXI 功能描述:靜態隨機存取存儲器 18 Mbit 1M x 18 Flow-Through 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1373D-133BZI 功能描述:靜態隨機存取存儲器 1Mb x 18 133 MHz RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1373XC 制造商:Cypress Semiconductor 功能描述:
CY7C1379C-133BZC 制造商:Cypress Semiconductor 功能描述:BURST SRAM - Bulk
CY7C1380B-133AC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Quad 3.3V 18M-Bit 512K x 36 4.2ns 100-Pin TQFP
主站蜘蛛池模板: 兰州市| 永靖县| 平定县| 金秀| 舞阳县| 泸水县| 邻水| 通山县| 淮北市| 怀仁县| 天柱县| 祁阳县| 海兴县| 温宿县| 五莲县| 嵊州市| 会泽县| 六枝特区| 宁波市| 富平县| 盖州市| 阳新县| 绥阳县| 新河县| 承德县| 博野县| 平罗县| 专栏| 页游| 凤城市| 武安市| 博野县| 康定县| 桑日县| 连州市| 平度市| 张北县| 米林县| 阿巴嘎旗| 马龙县| 社会|