欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C1386D-200BGC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
中文描述: 512K X 36 CACHE SRAM, 3 ns, PBGA119
封裝: 14 X 22 MM, 2.40 MM HEIGHT, BGA-119
文件頁數: 1/29頁
文件大小: 476K
代理商: CY7C1386D-200BGC
PRELIMINARY
18-Mbit (512K x 36/1 Mbit x 18) Pipelined
DCD Sync SRAM
CY7C1386D
CY7C1387D
Cypress Semiconductor Corporation
Document #: 38-05545 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised November 3, 2004
Features
Supports bus operation up to 250 MHz
Available speed grades are 250, 200 and 167 MHz
Registered inputs and outputs for pipelined operation
Optimal for performance (Double-Cycle deselect)
Depth expansion without wait state
3.3V –5% and +10% core power supply (V
DD
)
2.5V/3.3V I/O operation
Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.4 ns (for 167-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Offered in JEDEC-standard lead-free 100-pin TQFP,
119-ball BGA and 165-Ball fBGA packages
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1386D/CY7C1387D SRAM integrates 524,288 x 36
and 1,048,576 x 18 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
1
), depth-expansion Chip
Enables (CE
2
and
CE
3[2]
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to four bytes wide as
controlled by the byte write control inputs. GW active LOW
causes all bytes to be written. This device incorporates an
additional pipelined enable register which delays turning off
the output buffers an additional cycle when a deselect is
executed.This feature allows depth expansion without penal-
izing system performance.
The CY7C1386D/CY7C1387D operates from a +3.3V core
power supply while all outputs operate with a +3.3V or a +2.5V
supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
250 MHz
2.6
350
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
Unit
ns
mA
mA
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts.
Notes:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3
and CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in Single Chip Enable.
相關PDF資料
PDF描述
CY7C1386D-200BGI 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386D-200BGXC 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386D-200BGXI 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386D-250BGC 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386D-250BGXC 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
相關代理商/技術參數
參數描述
CY7C1386D-200BGCT 制造商:Cypress Semiconductor 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 512KX36 3NS 119BGA - Tape and Reel
CY7C1386D-250AXC 制造商:Cypress Semiconductor 功能描述:
CY7C1386S-167AXC 功能描述:靜態隨機存取存儲器 CY7C1386S-167AXC RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1386S-167AXCKJ 制造商:Cypress Semiconductor 功能描述:
CY7C1387B-150AC 制造商:Cypress Semiconductor 功能描述:
主站蜘蛛池模板: 衡水市| 华亭县| 无棣县| 德阳市| 泗洪县| 桂阳县| 进贤县| 石狮市| 涿州市| 安西县| 梅河口市| 兴安盟| 广安市| 黔江区| 拜泉县| 衡阳县| 景东| 淳安县| 桂林市| 聂荣县| 灵寿县| 库尔勒市| 全南县| 射洪县| 若羌县| 赞皇县| 和硕县| 临洮县| 安塞县| 察隅县| 宝鸡市| 东乡县| 桦南县| 银川市| 丹凤县| 大庆市| 安岳县| 明水县| 威信县| 伊春市| 五指山市|