欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: CY7C1412AV18-200BZC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
中文描述: 2M X 18 QDR SRAM, 0.45 ns, PBGA165
封裝: 15 X 17 MM, 1.40 MM HEIGHT, MO-216, FBGA-165
文件頁數(shù): 1/23頁
文件大小: 276K
代理商: CY7C1412AV18-200BZC
PRELIMINARY
36-Mbit QDR-II SRAM 2-Word
Burst Architecture
CY7C1410AV18
CY7C1425AV18
CY7C1412AV18
CY7C1414AV18
Cypress Semiconductor Corporation
Document #: 38-05615 Rev. **
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised July 06, 2004
Features
Separate Independent Read and Write data ports
— Supports concurrent transactions
200-MHz clock for high bandwidth
2-Word Burst on all accesses
Double Data Rate (DDR) interfaces on both Read and
Write ports (data transferred at 400 MHz) @ 200 MHz
Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
Two output clocks (C and C) accounts for clock skew
and flight time mismatching
Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
Single multiplexed address input bus latches address
inputs for both Read and Write ports
Separate Port Selects for depth expansion
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8V (±0.1V); I/O V
DDQ
= 1.4V to V
DD
15 × 17 × 1.4 mm 1.0-mm pitch FBGA package, 165-ball
(11 × 15 matrix)
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1410AV18 – 4M x 8
CY7C1425AV18 – 4M x 9
CY7C1412AV18 – 2M x 18
CY7C1414AV18 – 1M x 36
Functional Description
The CY7C1410AV18, CY7C1425AV18, CY7C1412AV18, and
CY7C1414AV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II architecture. QDR-II architecture
consists of two separate ports to access the memory array.
The Read port has dedicated Data Outputs to support Read
operations and the Write Port has dedicated Data Inputs to
support Write operations. QDR-II architecture has separate
data inputs and data outputs to completely eliminate the need
to “turn-around” the data bus required with common I/O
devices. Access to each port is accomplished through a
common address bus. The Read address is latched on the
rising edge of the K clock and the Write address is latched on
the rising edge of the K clock. Accesses to the QDR-II Read
and Write ports are completely independent of one another. In
order to maximize data throughput, both Read and Write ports
are equipped with Double Data Rate (DDR) interfaces. Each
address location is associated with two 8-bit words
(CY7C1410AV18) or 9-bit words (CY7C1425AV18) or 18-bit
words (CY7C1412AV18) or 36-bit words (CY7C1414AV18)
that burst sequentially into or out of the device. Since data can
be transferred into and out of the device on every rising edge
of both input clocks (K and K and C and C), memory bandwidth
is maximized while simplifying system design by eliminating
bus “turn-arounds.”
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
250 MHz
250
TBD
200 MHz
200
TBD
167 MHz
167
TBD
Unit
MHz
mA
Maximum Operating Frequency
Maximum Operating Current
Shaded areas contain advance information.
Please contact your local Cypress Sales representative for availability of these parts.
相關(guān)PDF資料
PDF描述
CY7C1412AV18-250BZC 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1414AV18 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1414AV18-167BZC 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1414AV18-200BZC 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1414AV18-250BZC 36-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C1412AV18-200BZI 功能描述:靜態(tài)隨機(jī)存取存儲器 2Mx18 QDR II Burst 2 靜態(tài)隨機(jī)存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1412AV18-200BZXC 功能描述:靜態(tài)隨機(jī)存取存儲器 2Mx18 QDR II Burst 2 靜態(tài)隨機(jī)存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1412AV18-200CKA 制造商:Cypress Semiconductor 功能描述:
CY7C1412AV18-250BZC 功能描述:靜態(tài)隨機(jī)存取存儲器 2Mx18 QDR II Burst 2 靜態(tài)隨機(jī)存取存儲器 COM RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1412AV18-250BZCES 制造商:Cypress Semiconductor 功能描述:2MX18 QDR-II BURST 2 SRAM - Bulk
主站蜘蛛池模板: 肃南| 鹤峰县| 华安县| 五常市| 晴隆县| 五指山市| 常德市| 大渡口区| 鲁甸县| 长阳| 都昌县| 敖汉旗| 岳池县| 穆棱市| 建水县| 临沭县| 武山县| 营山县| 承德市| 海阳市| 双柏县| 时尚| 上饶县| 宜宾县| 永靖县| 兰坪| 满城县| 鄱阳县| 南溪县| 揭阳市| 岳池县| 茌平县| 呼伦贝尔市| 横山县| 株洲县| 建宁县| 军事| 华蓥市| 方正县| 白河县| 拜泉县|