欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): CY7C1525V18
廠商: Cypress Semiconductor Corp.
英文描述: 72-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
中文描述: 72兆位QDR - II型⑩SRAM的2字突發(fā)結(jié)構(gòu)
文件頁(yè)數(shù): 1/24頁(yè)
文件大小: 361K
代理商: CY7C1525V18
PRELIMINARY
72-Mbit QDR-II SRAM 2-Word Burst Architecture
CY7C1510V18
CY7C1525V18
CY7C1512V18
CY7C1514V18
Cypress Semiconductor Corporation
Document #: 38-05489 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised July 21, 2004
Features
Separate Independent Read and Write Data Ports
— Supports concurrent transactions
200-MHz clock for high bandwidth
2-Word Burst on all accesses
Double Data Rate (DDR) interfaces on both Read and
Write ports (data transferred at 400 MHz) @ 200 MHz
Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
Two output clocks (C and C) accounts for clock skew
and flight time mismatching
Echo clocks (CQ and CQ) simplify data capture in high
speed systems
Single multiplexed address input bus latches address
inputs for both Read and Write ports
Separate Port Selects for depth expansion
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8V(±0.1V);I/O V
DDQ
= 1.4V to V
DD
15 × 17 × 1.4 mm 1.0-mm pitch FBGA package, 165-ball
(11 × 15 matrix)
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1510V18 – 8M x 8
CY7C1525V18 – 8M x 9
CY7C1512V18 – 4M x 18
CY7C1514V18 – 2M x 36
Functional Description
The CY7C1510V18, CY7C1525V18, CY7C1512V18, and
CY7C1514V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II architecture. QDR-II architecture
consists of two separate ports to access the memory array.
The Read port has dedicated Data Outputs to support Read
operations and the Write Port has dedicated Data Inputs to
support Write operations. QDR-II architecture has separate
data inputs and data outputs to completely eliminate the need
to “turn-around” the data bus required with common I/O
devices. Access to each port is accomplished through a
common address bus. The Read address is latched on the
rising edge of the K clock and the Write address is latched on
the rising edge of the K clock. Accesses to the QDR-II Read
and Write ports are completely independent of one another. In
order to maximize data throughput, both Read and Write ports
are equipped with Double Data Rate (DDR) interfaces. Each
address location is associated with two 8-bit words
(CY7C1510V18) or 9-bit words (CY7C1525V18) or 18-bit
words (CY7C1512V18) or 36-bit words (CY7C1514V18) that
burst sequentially into or out of the device. Since data can be
transferred into and out of the device on every rising edge of
both input clocks (K and K and C and C), memory bandwidth
is maximized while simplifying system design by eliminating
bus “turn-arounds.”
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
相關(guān)PDF資料
PDF描述
CY7C1525V18-167BZC 72-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1525V18-200BZC 72-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1525V18-250BZC 72-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture
CY7C1511V18 72-Mbit QDR⑩-II SRAM 4-Word Burst Architecture
CY7C1511V18-167BZC 72-Mbit QDR⑩-II SRAM 4-Word Burst Architecture
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C1525V18-167BZC 制造商:Cypress Semiconductor 功能描述:
CY7C1525V18-200BZC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 8M x 9 1.8V QDR II 靜態(tài)隨機(jī)存取存儲(chǔ)器 COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1525V18-200BZXC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 8M x 9 1.8V QDR II 靜態(tài)隨機(jī)存取存儲(chǔ)器 COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C1525V18-250BZXC 功能描述:IC SRAM 72MBIT 250MHZ 165LFBGA RoHS:是 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:移動(dòng) SDRAM 存儲(chǔ)容量:256M(8Mx32) 速度:133MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.95 V 工作溫度:-40°C ~ 85°C 封裝/外殼:90-VFBGA 供應(yīng)商設(shè)備封裝:90-VFBGA(8x13) 包裝:帶卷 (TR) 其它名稱:557-1327-2
CY7C1526K 制造商:Cypress Semiconductor 功能描述:FOR REG PURPOSE ONLY - Trays
主站蜘蛛池模板: 富蕴县| 临澧县| 永州市| 香河县| 常山县| 温州市| 宁河县| 连南| 衡阳市| 韶山市| 广平县| 威信县| 西乌珠穆沁旗| 攀枝花市| 红安县| 永昌县| 福州市| 乡宁县| 电白县| 化州市| 锦屏县| 搜索| 固安县| 象山县| 额济纳旗| 舞钢市| 远安县| 青阳县| 伊川县| 东辽县| 乌兰浩特市| 连江县| 靖远县| 太仆寺旗| 阳泉市| 德昌县| 来安县| 新河县| 甘孜县| 颍上县| 金沙县|