欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C4275-25ASC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 32K/64Kx18 Deep Sync FIFOs
中文描述: 32K X 18 OTHER FIFO, 15 ns, PQFP64
封裝: 10 X 10 MM, TQFP-64
文件頁數: 1/21頁
文件大小: 281K
代理商: CY7C4275-25ASC
32K/64Kx18 Deep Sync FIFOs
Functional Description
The CY7C4275/85 are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
are 18 bits wide and are pin/functionally compatible to the
CY7C42X5 Synchronous FIFO family. The CY7C4275/85 can
be cascaded to increase FIFO depth. Programmable features
include Almost Full/Almost Empty flags. These FIFOs provide
solutions for a wide variety of data buffering needs, including
high-speed data acquisition, multiprocessor interfaces, and commu-
nications buffering.
These FIFOs have 18-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a free-running clock (WCLK) and a write enable
pin (WEN).
When WEN is asserted, data is written into the FIFO on the rising
edge of the WCLK signal. While WEN is held active, data is continu-
ally written into the FIFO on each cycle. The output port is controlled
in a similar manner by a free-running read clock (RCLK) and a read
enable pin (REN). In addition, the CY7C4275/85 have an output
enable pin (OE). The read and write clocks may be tied together for
single-clock operation or the two clocks may be run independently for
asynchronous read/write applications. Clock frequencies up to 100
MHz are achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the cascade input (WXI,
RXI), cascade output (WXO, RXO), and First Load (FL) pins. The
WXO and RXO pins are connected to the WXI and RXI pins of the
next device, and the WXO and RXO pins of the last device should be
connected to the WXI and RXI pins of the first device. The FL pin of
the first device is tied to V
SS
and the FL pin of all the remaining devic-
es should be tied to V
CC
.
CY7C4275
CY7C4285
Cypress Semiconductor Corporation
Document #: 38-06008 Rev. *A
3901 North First Street
San Jose
CA 95134
Revised December 26, 2002
408-943-2600
285
Features
High-speed, low-power, first-in first-out (FIFO)
memories
32K x 18 (CY7C4275)
64K x 18 (CY7C4285)
0.5 micron CMOS for optimum speed/power
High-speed 100-MHz operation (10-ns read/write cycle
times)
Low power
I
CC
=50 mA
I
SB
= 2 mA
Fully asynchronous and simultaneous read and write
operation
Empty, Full, Half Full, and programmable Almost Empty
and Almost Full status flags
TTL compatible
Retransmit function
Output Enable (OE
)
pin
Independent read and write enable pins
Center power and ground pins for reduced noise
Supports free-running 50% duty cycle clock inputs
Width Expansion Capability
Depth Expansion Capability
68-pin PLCC and 64-pin 10x10 TQFP
Pin-compatible density upgrade to CY7C42X5
families
Pin-compatible density upgrade to
IDT72205/15/25/35/45
Q
0
17
4275
1
THREE
STATE
OUTPUTREGISTER
READ
CONTROL
FLAG
LOGIC
WRITE
CONTROL
WRITE
POINTER
READ
POINTER
RESET
LOGIC
EXPANSION
LOGIC
INPUT
REGISTER
FLAG
PROGRAM
REGISTER
D
0
17
REN
RCLK
FF
EF
PAE
PAF
SMODE
WEN
WCLK
RS
FL/RT
WXI
WXO/HF
OE
RAM
ARRAY
RXI
RXO
Logic Block Diagram
32Kx18
64Kx18
相關PDF資料
PDF描述
CY7C4285 32K/64Kx18 Deep Sync FIFOs
CY7C4285-10ASC 32K/64Kx18 Deep Sync FIFOs
CY7C4285-10ASI 32K/64Kx18 Deep Sync FIFOs
CY7C4285-15ASC 32K/64Kx18 Deep Sync FIFOs
CY7C4285-25ASC 32K/64Kx18 Deep Sync FIFOs
相關代理商/技術參數
參數描述
CY7C4275V-10ASC 功能描述:IC DEEP SYN FIFO 32KX18 64LQFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:CY7C 標準包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數據速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應商設備封裝:24-PDIP 包裝:管件 其它名稱:74F433
CY7C4275V-15ASC 功能描述:IC FIFO 32KX18 SYNCHRONOUS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:CY7C 標準包裝:15 系列:74F 功能:異步 存儲容量:256(64 x 4) 數據速率:- 訪問時間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應商設備封裝:24-PDIP 包裝:管件 其它名稱:74F433
CY7C4275V-15ASXC 功能描述:先進先出 32Kx18 Lo Voltage Deep Sync 先進先出 RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
CY7C4281V-10JC 制造商:Rochester Electronics LLC 功能描述:64K X 9 LOW VOLTAGE DEEP SYNC FIFO - Bulk
CY7C4281V-10JXC 功能描述:先進先出 64K X9 LO VLTG DEEP SYNC 先進先出 COM RoHS:否 制造商:IDT 電路數量: 數據總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
主站蜘蛛池模板: 阿图什市| 华阴市| 通州区| 新巴尔虎左旗| 青河县| 沙田区| 莱西市| 胶南市| 湘潭县| 海淀区| 绍兴县| 秦皇岛市| 宣威市| 南宁市| 娄烦县| 孝昌县| 谢通门县| 江津市| 临江市| 锦屏县| 扶余县| 铜鼓县| 金川县| 静海县| 扎赉特旗| 许昌县| 米林县| 屏边| 石楼县| 武夷山市| 鱼台县| 东乡族自治县| 益阳市| 铅山县| 松溪县| 临猗县| 怀远县| 阿合奇县| 封开县| 门头沟区| 博湖县|