t" />

欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EP4CE115F23C8LN
廠商: Altera
文件頁數: 35/42頁
文件大小: 0K
描述: IC CYCLONE IV FPGA 115K 484FBGA
產品培訓模塊: Designing an IP Surveillance Camera
Three Reasons to Use FPGA's in Industrial Designs
Cyclone IV FPGA Family Overview
特色產品: Cyclone? IV FPGAs
標準包裝: 60
系列: CYCLONE® IV E
LAB/CLB數: 7155
邏輯元件/單元數: 114480
RAM 位總計: 3981312
輸入/輸出數: 280
電源電壓: 0.97 V ~ 1.03 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 484-BGA
供應商設備封裝: 484-FBGA(23x23)
其它名稱: 544-1469
1–40
Chapter 1: Cyclone IV Device Datasheet
Glossary
December 2013
Altera Corporation
T
tC
High-speed receiver and transmitter input and output clock period.
Channel-to-
channel-skew
(TCCS)
High-speed I/O block: The timing difference between the fastest and slowest output edges,
including tCO variation and clock skew. The clock is included in the TCCS measurement.
tcin
Delay from the clock pad to the I/O input register.
tCO
Delay from the clock pad to the I/O output.
tcout
Delay from the clock pad to the I/O output register.
tDUTY
High-speed I/O block: Duty cycle on high-speed transmitter output clock.
tFALL
Signal high-to-low transition time (80–20%).
tH
Input register hold time.
Timing Unit
Interval (TUI)
High-speed I/O block: The timing budget allowed for skew, propagation delays, and data
sampling window. (TUI = 1/(Receiver Input Clock Frequency Multiplication Factor) = tC/w).
tINJITTER
Period jitter on the PLL clock input.
tOUTJITTER_DEDCLK
Period jitter on the dedicated clock output driven by a PLL.
tOUTJITTER_IO
Period jitter on the general purpose I/O driven by a PLL.
tpllcin
Delay from the PLL inclk pad to the I/O input register.
tpllcout
Delay from the PLL inclk pad to the I/O output register.
Transmitter
Output
Waveform
Transmitter output waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O
Standards:
tRISE
Signal low-to-high transition time (20–80%).
tSU
Input register setup time.
U
——
Table 1–46. Glossary (Part 4 of 5)
Letter
Term
Definitions
Single-Ended Waveform
Differential Waveform (Mathematical Function of Positive & Negative Channel)
Positive Channel (p) = V
OH
Negative Channel (n) = V
OL
Ground
VOD
V
OD
V
OD
0 V
Vos
p
- n
相關PDF資料
PDF描述
D37S33E4GX00LF CONN DSUB RCPT 37POS T/H RA GOLD
TACR226K006R CAP TANT 22UF 6.3V 10% 0805
VE-B6K-CW CONVERTER MOD DC/DC 40V 100W
AHDS62A-KG-TAXB-R CONN HD D-SUB 62POS R/A W/INSERT
RCM08DSAH CONN EDGECARD 16POS R/A .156 SLD
相關代理商/技術參數
參數描述
EP4CE115F23C8N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 7155 LABs 280 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE115F23C9L 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 7155 LABs 280 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE115F23C9LN 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 7155 LABs 280 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE115F23I7 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 7155 LABs 280 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CE115F23I7N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV E 7155 LABs 280 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
主站蜘蛛池模板: 岑溪市| 鹤庆县| 沾化县| 平阳县| 禹州市| 仁寿县| 綦江县| 洛阳市| 湖北省| 铜陵市| 澜沧| 秦安县| 天门市| 抚州市| 读书| 赣州市| 新晃| 赞皇县| 临邑县| 宝坻区| 浮梁县| 峨眉山市| 大港区| 泊头市| 乌鲁木齐县| 青海省| 南宫市| 香河县| 霍州市| 辛集市| 中卫市| 玉龙| 都匀市| 乐至县| 沾益县| 福州市| 伊金霍洛旗| 泾源县| 云霄县| 陈巴尔虎旗| 萨嘎县|