R" />

欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EP4CGX22CF19C7N
廠商: Altera
文件頁數: 33/42頁
文件大小: 0K
描述: IC CYCLONE IV FPGA 22K 324-FBGA
產品培訓模塊: Cyclone IV FPGA Family Overview
特色產品: Cyclone? IV FPGAs
標準包裝: 84
系列: CYCLONE® IV GX
LAB/CLB數: 1330
邏輯元件/單元數: 21280
RAM 位總計: 774144
輸入/輸出數: 150
電源電壓: 1.16 V ~ 1.24 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 324-LBGA
供應商設備封裝: 324-FBGA(19x19)
其它名稱: 544-2727
Chapter 1: Cyclone IV Device Datasheet
1–39
Glossary
December 2013
Altera Corporation
R
RL
Receiver differential input discrete resistor (external to Cyclone IV devices).
Receiver Input
Waveform
Receiver input waveform for LVDS and LVPECL differential standards:
Receiver input
skew margin
(RSKM)
High-speed I/O block: The total margin left after accounting for the sampling window and TCCS.
RSKM = (TUI – SW – TCCS) / 2.
S
Single-ended
voltage-
referenced I/O
Standard
The JEDEC standard for SSTl and HSTL I/O standards defines both the AC and DC input signal
values. The AC values indicate the voltage levels at which the receiver must meet its timing
specifications. The DC values indicate the voltage levels at which the final logic state of the
receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver
changes to the new logic state. The new logic state is then maintained as long as the input stays
beyond the DC threshold. This approach is intended to provide predictable receiver timing in the
presence of input waveform ringing.
SW (Sampling
Window)
High-speed I/O block: The period of time during which the data must be valid to capture it
correctly. The setup and hold times determine the ideal strobe position in the sampling window.
Table 1–46. Glossary (Part 3 of 5)
Letter
Term
Definitions
Single-Ended Waveform
Differential Waveform (Mathematical Function of Positive & Negative Channel)
Positive Channel (p) = V
IH
Negative Channel (n) = V
IL
Ground
V
ID
V
ID
0 V
V
CM
p
- n
V
ID
VIH(AC)
VIH(DC)
VREF
VIL(DC)
VIL(AC)
VOH
VOL
VCCIO
VSS
相關PDF資料
PDF描述
EYM15DRMD CONN EDGECARD 30POS .156 WW
BAT54T1G DIODE SCHOTTKY DET/SW 30V SOD123
VI-BNJ-CX CONVERTER MOD DC/DC 36V 75W
AIMC-0603-4N7S-T INDUCTOR MULTILAYER 4.7NH 0603
ECM15DRKN CONN EDGECARD 30POS DIP .156 SLD
相關代理商/技術參數
參數描述
EP4CGX22CF19C8 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1330 LABs 150 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX22CF19C8N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1330 LABs 150 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX22CF19I7 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1330 LABs 150 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX22CF19I7N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1330 LABs 150 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX22F17C8 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Cyclone IV Device Datasheet
主站蜘蛛池模板: 黑河市| 安远县| 民乐县| 林周县| 伊川县| 云梦县| 上杭县| 汶川县| 平江县| 德保县| 神池县| 湟源县| 阿坝县| 洮南市| 文化| 云安县| 务川| 微山县| 锦州市| 盐亭县| 正镶白旗| 顺昌县| 惠来县| 定襄县| 宜宾市| 明溪县| 宣武区| 建平县| 宝应县| 广宁县| 克拉玛依市| 宁远县| 曲水县| 邻水| 新兴县| 长岭县| 彩票| 凌云县| 武汉市| 康平县| 航空|