R" />

欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EP4CGX30BF14C7N
廠商: Altera
文件頁數: 33/42頁
文件大小: 0K
描述: IC CYCLONE IV FPGA 30K 169-FBGA
產品培訓模塊: Cyclone IV FPGA Family Overview
特色產品: Cyclone? IV FPGAs
標準包裝: 119
系列: CYCLONE® IV GX
LAB/CLB數: 1840
邏輯元件/單元數: 29440
RAM 位總計: 1105920
輸入/輸出數: 72
電源電壓: 1.16 V ~ 1.24 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 169-LBGA
供應商設備封裝: 169-FBGA(14x14)
其它名稱: 544-2728
Chapter 1: Cyclone IV Device Datasheet
1–39
Glossary
December 2013
Altera Corporation
R
RL
Receiver differential input discrete resistor (external to Cyclone IV devices).
Receiver Input
Waveform
Receiver input waveform for LVDS and LVPECL differential standards:
Receiver input
skew margin
(RSKM)
High-speed I/O block: The total margin left after accounting for the sampling window and TCCS.
RSKM = (TUI – SW – TCCS) / 2.
S
Single-ended
voltage-
referenced I/O
Standard
The JEDEC standard for SSTl and HSTL I/O standards defines both the AC and DC input signal
values. The AC values indicate the voltage levels at which the receiver must meet its timing
specifications. The DC values indicate the voltage levels at which the final logic state of the
receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver
changes to the new logic state. The new logic state is then maintained as long as the input stays
beyond the DC threshold. This approach is intended to provide predictable receiver timing in the
presence of input waveform ringing.
SW (Sampling
Window)
High-speed I/O block: The period of time during which the data must be valid to capture it
correctly. The setup and hold times determine the ideal strobe position in the sampling window.
Table 1–46. Glossary (Part 3 of 5)
Letter
Term
Definitions
Single-Ended Waveform
Differential Waveform (Mathematical Function of Positive & Negative Channel)
Positive Channel (p) = V
IH
Negative Channel (n) = V
IL
Ground
V
ID
V
ID
0 V
V
CM
p
- n
V
ID
VIH(AC)
VIH(DC)
VREF
VIL(DC)
VIL(AC)
VOH
VOL
VCCIO
VSS
相關PDF資料
PDF描述
VI-JN2-CW CONVERTER MOD DC/DC 15V 100W
VI-JN1-CW CONVERTER MOD DC/DC 12V 100W
3-1624113-3 INDUCTOR 22NH 5% 0805
D25S13B4PA00LF CONN DSUB RCPT 25POS T/H RA GOLD
REC3-4809SRW/H/B/M CONV DC/DC 3W 36-72VIN 09VOUT
相關代理商/技術參數
參數描述
EP4CGX30BF14C8 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1840 LABs 72 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX30BF14C8N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1840 LABs 72 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX30BF14I7 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1840 LABs 72 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX30BF14I7N 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1840 LABs 72 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX30CF19C6 功能描述:FPGA - 現場可編程門陣列 FPGA - Cyclone IV GX 1840 LABs 150 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
主站蜘蛛池模板: 图木舒克市| 南和县| 红安县| 宜黄县| 乐亭县| 琼中| 云龙县| 景泰县| 桓仁| 东方市| 日照市| 乌鲁木齐县| 平利县| 信丰县| 耿马| 鲁甸县| 西林县| 河北区| 阿坝县| 和平区| 白城市| 晋州市| 岢岚县| 长宁区| 襄樊市| 沙坪坝区| 古浪县| 布拖县| 理塘县| 五河县| 长春市| 潍坊市| 林口县| 阜新市| 天气| 荔浦县| 罗源县| 凉山| 铜陵市| 墨玉县| 安阳县|