欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EPF10K40RC240-4
廠商: Altera
文件頁數: 54/128頁
文件大小: 0K
描述: IC FLEX 10K FPGA 40K 240-RQFP
產品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
產品變化通告: Package Change 30/Jun/2010
標準包裝: 24
系列: FLEX-10K®
LAB/CLB數: 288
邏輯元件/單元數: 2304
RAM 位總計: 16384
輸入/輸出數: 189
門數: 93000
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 240-BFQFP 裸露焊盤
供應商設備封裝: 240-RQFP(32x32)
產品目錄頁面: 603 (CN2011-ZH PDF)
其它名稱: 544-2237
Altera Corporation
31
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Each IOE selects the clock, clear, clock enable, and output enable controls
from a network of I/O control signals called the peripheral control bus.
The peripheral control bus uses high-speed drivers to minimize signal
skew across devices; it provides up to 12 peripheral control signals that
can be allocated as follows:
Up to eight output enable signals
Up to six clock enable signals
Up to two clock signals
Up to two clear signals
If more than six clock enable or eight output enable signals are required,
each IOE on the device can be controlled by clock enable and output
enable signals driven by specific LEs. In addition to the two clock signals
available on the peripheral control bus, each IOE can use one of two
dedicated clock pins. Each peripheral control signal can be driven by any
of the dedicated input pins or the first LE of each LAB in a particular row.
In addition, an LE in a different row can drive a column interconnect,
which causes a row interconnect to drive the peripheral control signal.
The chip-wide reset signal will reset all IOE registers, overriding any other
control signals.
Tables 8 and 9 list the sources for each peripheral control signal, and the
rows that can drive global signals. These tables also show how the output
enable, clock enable, clock, and clear signals share 12 peripheral control
signals.
相關PDF資料
PDF描述
TPSD227K006S0100 CAP TANT 220UF 6.3V 10% 2917
HAZ331MBABRBKR CAP CER 330PF 1KV 20% RADIAL
NCP1086ST-33T3G IC REG LDO 3.3V 1.5A SOT223
HAZ331MBABRAKR CAP CER 330PF 1KV 20% RADIAL
RCA14DTKD CONN EDGECARD 28POS DIP .125 SLD
相關代理商/技術參數
參數描述
EPF10K40RC240-4N 功能描述:FPGA - 現場可編程門陣列 FPGA - Flex 10K 288 LABs 189 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EPF10K50 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:1. Enhanced Configuration Devices (EPC4, EPC8, and EPC16) Data Sheet
EPF10K50BC3563 制造商:ALTERA 功能描述:*
EPF10K50BC356-3 功能描述:FPGA - 現場可編程門陣列 FPGA - Flex 10K 360 LABs 274 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EPF10K50BC3564 制造商:ALTERA 功能描述:*
主站蜘蛛池模板: 五常市| 牙克石市| 溧阳市| 祁连县| 双峰县| 蒲城县| 保靖县| 辉县市| 仪征市| 伽师县| 临清市| 成安县| 民县| 武清区| 铜陵市| 隆林| 泗水县| 保山市| 泰顺县| 浮梁县| 临桂县| 金昌市| 辽宁省| 抚松县| 乌拉特前旗| 如东县| 淳安县| 沈阳市| 高安市| 芦溪县| 民县| 安化县| 青田县| 泰来县| 泸西县| 聊城市| 新竹县| 易门县| 潮安县| 无极县| 澄城县|