欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): EPM1270M256I5N
廠商: Altera
文件頁(yè)數(shù): 1/6頁(yè)
文件大小: 0K
描述: IC MAX II CPLD 1270 LE 256-MBGA
標(biāo)準(zhǔn)包裝: 176
系列: MAX® II
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 6.2ns
電壓電源 - 內(nèi)部: 2.5V,3.3V
邏輯元件/邏輯塊數(shù)目: 1270
宏單元數(shù): 980
輸入/輸出數(shù): 212
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 256-TFBGA
供應(yīng)商設(shè)備封裝: 256-MBGA(11x11)
包裝: 托盤
配用: 544-2380-ND - KIT DEV MAXII W/EPM 1270N
其它名稱: 544-1723
1. Introduction
Introduction
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 A
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9
相關(guān)PDF資料
PDF描述
TAJA226K004YNJ CAP TANT 22UF 4V 10% 1206
MAX8868ETEU+ IC REG LDO ADJ .15A SOT23-5
645235-3 CONN CARDEDGE 50 POS 30AU .100
SRBC-16A2ALG CONV DC/DC .75-5.0 VDC 16A OUT
TPME477K006R0030 CAP TANT 470UF 6.3V 10% 2917
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM1270T100A 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family
EPM1270T100C 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family
EPM1270T100I 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family
EPM1270T144A5N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 980 Macro 116 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM1270T144C3 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 980 Macro 116 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
主站蜘蛛池模板: 蛟河市| 谢通门县| 信宜市| 达拉特旗| 富平县| 介休市| 白河县| 乌鲁木齐县| 阿勒泰市| 射洪县| 石台县| 海城市| 河北区| 大关县| 玉山县| 临漳县| 渑池县| 且末县| 鲁山县| 遵义县| 威宁| 沐川县| 苗栗县| 淮安市| 临邑县| 清远市| 六盘水市| 三门峡市| 珲春市| 莱州市| 灵璧县| 汕头市| 惠州市| 土默特右旗| 芦山县| 淮安市| 沙田区| 武汉市| 阿合奇县| 丹棱县| 和龙市|