欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EPM240T100I5
廠商: Altera
文件頁數: 1/6頁
文件大小: 0K
描述: IC MAX II CPLD 240 LE 100-TQFP
產品變化通告: Bond Wire Change 4/Sept/2008
標準包裝: 270
系列: MAX® II
可編程類型: 系統內可編程
最大延遲時間 tpd(1): 4.7ns
電壓電源 - 內部: 2.5V,3.3V
邏輯元件/邏輯塊數目: 240
宏單元數: 192
輸入/輸出數: 80
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 100-TQFP
供應商設備封裝: 100-TQFP(14x14)
包裝: 托盤
產品目錄頁面: 603 (CN2011-ZH PDF)
其它名稱: 544-1965
EPM240T100I5-ND
Q2136226
1. Introduction
Introduction
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 A
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9
相關PDF資料
PDF描述
RSM43DRSN-S288 CONN EDGECARD 86POS DIP .156 SLD
TIM156M015P0Y CAP TANT 15UF 15V 20% RADIAL
RSM43DRSH-S288 CONN EDGECARD 86POS DIP .156 SLD
EPM240GT100I5 IC MAX II CPLD 240 LE 100-TQFP
MIC2583-KYQS IC CTRLR HOT SWAP 100MV 16-QSOP
相關代理商/技術參數
參數描述
EPM240T100I5N 功能描述:CPLD - 復雜可編程邏輯器件 CPLD - MAX II 192 Macro 80 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM240T100I5NRR 制造商:Altera Corporation 功能描述:CPLD MAX II Family 192 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 100-Pin TQFP
EPM240T100I5RR 制造商:Altera Corporation 功能描述:CPLD MAX II Family 192 Macro Cells 201.1MHz 0.18um Technology 2.5V/3.3V 100-Pin TQFP
EPM240Z 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family Data
EPM240Z100C5N 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
主站蜘蛛池模板: 佛冈县| 麟游县| 嘉义市| 瓦房店市| 皮山县| 奉化市| 泸溪县| 蒙山县| 龙州县| 龙井市| 红桥区| 八宿县| 屏南县| 长治县| 九寨沟县| 大石桥市| 曲松县| 平潭县| 措美县| 英超| 卢氏县| 西林县| 西充县| 和田县| 衡水市| 彭泽县| 临泉县| 高安市| 太康县| 梨树县| 满洲里市| 尼木县| 镇安县| 扎囊县| 崇左市| 乌拉特前旗| 揭阳市| 武安市| 新兴县| 马公市| 威信县|