欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: EPM570F256I5
廠商: Altera
文件頁數: 1/6頁
文件大小: 0K
描述: IC MAX II CPLD 570 LE 256-FBGA
標準包裝: 90
系列: MAX® II
可編程類型: 系統內可編程
最大延遲時間 tpd(1): 5.4ns
電壓電源 - 內部: 2.5V,3.3V
邏輯元件/邏輯塊數目: 570
宏單元數: 440
輸入/輸出數: 160
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 256-BGA
供應商設備封裝: 256-FBGA(17x17)
包裝: 托盤
產品目錄頁面: 603 (CN2011-ZH PDF)
其它名稱: 544-1398
EPM570F256I5-ND
1. Introduction
Introduction
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 A
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9
相關PDF資料
PDF描述
TAJA106M004RNJ CAP TANT 10UF 4V 20% 1206
EPM7064AETI44-7 IC MAX 7000 CPLD 64 44-TQFP
GCJ216R72A153KA01D CAP CER 0.015UF 100V X7R 0805
EPM2210GF256C5N IC MAX II CPLD 2210 LE 256-FBGA
EPM7064LI84-15 IC MAX 7000 CPLD 64 84-PLCC
相關代理商/技術參數
參數描述
EPM570F256I5N 功能描述:CPLD - 復雜可編程邏輯器件 CPLD - MAX II 440 Macro 160 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM570G 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family Data
EPM570G100C5N 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,
EPM570GF100A 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family
EPM570GF100C 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:MAX II Device Family
主站蜘蛛池模板: 泰宁县| 开封市| 东安县| 旌德县| 射洪县| 商洛市| 玉屏| 宁乡县| 海门市| 开原市| 临澧县| 京山县| 富顺县| 合肥市| 四平市| 永善县| 四会市| 陵水| 哈巴河县| 泰来县| 江城| 奉化市| 独山县| 璧山县| 达尔| 绍兴市| 兴安盟| 鄂州市| 昆山市| 七台河市| 巴东县| 新野县| 宣汉县| 三台县| 进贤县| 桐乡市| 江津市| 河东区| 寿宁县| 威信县| 托克逊县|