欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): FAN5240MTC
廠商: FAIRCHILD SEMICONDUCTOR CORP
元件分類: 穩(wěn)壓器
英文描述: Multi-Phase PWM Controller for AMD Mobile Athlon TM and Duron TM
中文描述: SWITCHING CONTROLLER, 345 kHz SWITCHING FREQ-MAX, PDSO28
封裝: MO-153AB, TSSOP-28
文件頁數(shù): 8/19頁
文件大小: 447K
代理商: FAN5240MTC
FAN5240
PRODUCT SPECIFICATION
8
REV. 1.1.7 8/29/02
Initialization, Soft Start and PGOOD
Assuming EN is high, FAN5240 is initialized when power is
applied on VCC. Should VCC drop below the UVLO thresh-
old, an internal Power-On Reset function disables the chip.
The IC attempts to regulate the VCORE output according to
the voltage that appears on the SS pin (V
of the converter, this voltage is initially 0, and rises linearly
to 90% of the VID programmed voltage via the current sup-
plied to C
SS
by the 25
μ
A internal current source. The time it
takes to reach this threshold is:
SS
). During start-up
where T
90%
is in seconds if C
SS
is in
μ
F.
At that point, the current source changes to 500
μ
A, which
establishes the slew rate of voltage changes at the output in
response to changes in VID.
This dual slope approach helps to provide safe rise of volt-
ages and currents in the converters during initial start-up and
at the same time sets a controlled speed of the core voltage
change when the processor commands to do so.
Figure 3. Soft-Start function
C
SS
typically is chosen based on the slew rate desired in
response to a VID change. For example, if the spec requires a
500mV step to occur in 100
μ
S:
Assuming VID is set to 1.5V, with this value of C
SS
, the
time for the output voltage to rise to 0.9 of V
VID
is found
using equation 1:
The transition from 90% VID to 100% VID occupies 0.5%
of the total soft-start time, so TSS is essentially T
90%
.
The PGOOD delay (TDLY, Figure 3) can be programmed
with a capacitor to GND on pin 16 (C
DELAY
):
For 12mS of TDLY, C
DELAY
= 22nF.
C
DELAY
is typically chosen to provide 1mS of "blanking"
for the over-current shut-down (
see Over-Current Sensing
,
on page 12).
The following conditions set the PGOOD pin low:
1.
Under-voltage - VCORE is below a fixed voltage.
2.
Chip shut-down due to over-temperature or over-current
as defined below.
Converter Operation
(see Figure 2)
At nominal current the converter operates in fixed frequency
PWM mode. The output voltage is compared with a refer-
ence voltage set by the DAC, which appears on the SS pin.
The derived error signal is amplified by an internally com-
pensated error amplifier and applied to the inverting input
of the PWM comparator. To provide output voltage droop for
enhanced dynamic load regulation, a signal proportional to
the output current is added to the voltage feedback signal
at the + input of A1. Since the processor specifies a +100mV/
-50mV tolerance on VCORE, a fixed positive offset of 30
mV is created with a 30
μ
A current source and external 1K
resistor. Phase load balancing is accomplished by adding
a signal proportional to the difference of the two phase
currents before the error amplifier (at nodes A and B). This
feedback scheme in conjunction with a PWM ramp propor-
tional to the input voltage allows for fast and stable loop
response over a wide range of input voltage and output
current variations. For the sake of efficiency and maximum
simplicity, the current sense signal is derived from the volt-
age drop across the lower MOSFET during its conduction
time. This current sense signal is used to set droop levels as
well as for phase balancing and current limiting.
The PWM controller has a built-in duty cycle clamp in the
path from the error amplifier to the PWM comparator.
During a severe load step, the output signal from the error
amp can go to its rail, pushing the duty cycle to almost 100%
for a significant amount of time. This could cause a severe
rise in the inductor current, especially at high battery volt-
age, and lead to a long recovery time or even failure of the
converter. To prevent this, the output of the error amplifier is
clamped to a fixed value after two clock cycles if a large
output voltage excursion is detected. Sensitivity of this
circuit is set in such a way as not to affect the PWM control
during transients normally expected from the load.
T
90%
0.9
--------------------------------------------
V
×
C
×
=
(1)
EN
SS
PGOOD
1.5V
1.35V
TDLY
C
SS
I
DAC
------------------
t
A
-------------------
100
μ
S
0.1
μ
F
=
=
=
(2)
T
90%
------------------------------
5.4mS
=
=
C
DELAY
in nF
(
)
1.8
TDLY in mS
)
×
=
(3)
相關(guān)PDF資料
PDF描述
FAN5240MTCX Multi-Phase PWM Controller for AMD Mobile Athlon TM and Duron TM
FAN5240QSC Multi-Phase PWM Controller for AMD Mobile Athlon TM and Duron TM
FAN5240QSCX Multi-Phase PWM Controller for AMD Mobile Athlon TM and Duron TM
FAN5250 Mobile Processor Core-Voltage Regulator
FAN5250QSC Mobile Processor Core-Voltage Regulator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FAN5240MTC_Q 功能描述:開關(guān)變換器、穩(wěn)壓器與控制器 DC/DC RoHS:否 制造商:Texas Instruments 輸出電壓:1.2 V to 10 V 輸出電流:300 mA 輸出功率: 輸入電壓:3 V to 17 V 開關(guān)頻率:1 MHz 工作溫度范圍: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WSON-8 封裝:Reel
FAN5240MTCX 功能描述:開關(guān)變換器、穩(wěn)壓器與控制器 PWM Controller Two Phase RoHS:否 制造商:Texas Instruments 輸出電壓:1.2 V to 10 V 輸出電流:300 mA 輸出功率: 輸入電壓:3 V to 17 V 開關(guān)頻率:1 MHz 工作溫度范圍: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WSON-8 封裝:Reel
FAN5240QSC 功能描述:開關(guān)變換器、穩(wěn)壓器與控制器 DC/DC RoHS:否 制造商:Texas Instruments 輸出電壓:1.2 V to 10 V 輸出電流:300 mA 輸出功率: 輸入電壓:3 V to 17 V 開關(guān)頻率:1 MHz 工作溫度范圍: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WSON-8 封裝:Reel
FAN5240QSCX 功能描述:開關(guān)變換器、穩(wěn)壓器與控制器 PWM Controller Two Phase RoHS:否 制造商:Texas Instruments 輸出電壓:1.2 V to 10 V 輸出電流:300 mA 輸出功率: 輸入電壓:3 V to 17 V 開關(guān)頻率:1 MHz 工作溫度范圍: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WSON-8 封裝:Reel
FAN5242_AAB3026B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
主站蜘蛛池模板: 普格县| 红桥区| 丹江口市| 天等县| 长葛市| 林芝县| 廉江市| 武宣县| 松阳县| 东乡族自治县| 大厂| 扎囊县| 南召县| 高台县| 青州市| 阿图什市| 济源市| 朝阳区| 丰城市| 绥阳县| 高清| 崇义县| 德庆县| 嘉禾县| 施甸县| 襄垣县| 迁安市| 汪清县| 三门峡市| 招远市| 嵊州市| 靖宇县| 乌拉特中旗| 金坛市| 禹州市| 乌审旗| 专栏| 韶关市| 锡林郭勒盟| 中阳县| 布尔津县|