欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: FM1608-120-S
廠商: Electronic Theatre Controls, Inc.
元件分類: DRAM
英文描述: 4Kb FRAM Serial 3V Memory
中文描述: 4Kb的鐵電串行3V的記憶
文件頁數: 6/12頁
文件大?。?/td> 104K
代理商: FM1608-120-S
Ramtron
FM1608
28 July 2000
6/12
FRAM Design Considerations
When designing with FRAM for the first time, users
of SRAM will recognize a few minor differences. First,
bytewide FRAM memories latch each address on the
falling edge of chip enable. This allows the address
bus to change after starting the memory access. Since
every access latches the memory address on the
falling edge of /CE, users should not ground it as they
might with SRAM.
Users that are modifying existing designs to use
FRAM should examine the hardware address
decoders. Decoders should be modified to qualify
addresses with an address valid signal if they do not
already. In many cases, this is the only change
required. Systems that drive chip enable active, then
inactive for each valid address may need no
modifications. An example of the target signal
relationships is shown in Figure 4. Also shown is a
common SRAM signal relationship that will not work
for the FM1608.
The main design issue is to create a decoder scheme
that will drive /CE active, then inactive for each
address. This accomplishes the two goals of latching
the new address and creating the precharge period.
A second design consideration relates to the level of
VDD during operation. Battery-backed SRAMs are
forced to monitor VDD in order to switch to battery
backup. They typically block user access below a
certain VDD level in order to prevent loading the
battery with current demand from an active SRAM.
The user can be abruptly cut off from access to the
nonvolatile memory in a power down situation with
no warning or indication.
FRAM memories do not need this system overhead.
The memory will not block access at any VDD level.
The user, however, should prevent the processor
from accessing memory when VDD is out-of-
tolerance. The common design practice of holding a
processor in reset when VDD drops is adequate; no
special provisions must be taken for FRAM design.
Figure 4. Memory Address Relationships
相關PDF資料
PDF描述
FM180-LN Chip Schottky Barrier Diodes - Silicon epitaxial planer type
FM150-LN Chip Schottky Barrier Diodes - Silicon epitaxial planer type
FM160-LN Chip Schottky Barrier Diodes - Silicon epitaxial planer type
FM130-LN Chip Schottky Barrier Diodes - Silicon epitaxial planer type
FM140-LN Chip Schottky Barrier Diodes - Silicon epitaxial planer type
相關代理商/技術參數
參數描述
FM1608-120-SG 功能描述:F-RAM 64K (8Kx8) 120ns 5V RoHS:否 存儲容量:512 Kbit 組織:64 K x 8 接口:SPI 工作電源電壓:2 V to 3.6 V 工作溫度范圍:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-8 封裝:Tube 制造商:Cypress Semiconductor
FM1608-120-SG 制造商:Ramtron International Corporation 功能描述:Nonvolatile SRAM Memory IC Memory Type:F
FM1608-120-SGTR 功能描述:F-RAM 64K (8Kx8) 120ns 5V RoHS:否 存儲容量:512 Kbit 組織:64 K x 8 接口:SPI 工作電源電壓:2 V to 3.6 V 工作溫度范圍:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-8 封裝:Tube 制造商:Cypress Semiconductor
FM1608-120-STR 功能描述:F-RAM 64K (8Kx8) 120ns 5V RoHS:否 存儲容量:512 Kbit 組織:64 K x 8 接口:SPI 工作電源電壓:2 V to 3.6 V 工作溫度范圍:- 40 C to + 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-8 封裝:Tube 制造商:Cypress Semiconductor
FM1608-80DC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:NVRAM (Ferroelectric Based)
主站蜘蛛池模板: 清河县| 西盟| 隆林| 淮安市| 同德县| 阿克陶县| 商南县| 余江县| 五莲县| 泰宁县| 静海县| 曲水县| 滨州市| 元朗区| 龙井市| 西充县| 周宁县| 石城县| 阳春市| 宝鸡市| 曲阳县| 江源县| 南丰县| 辰溪县| 汕尾市| 比如县| 始兴县| 崇左市| 会昌县| 阳东县| 大宁县| 新民市| 广南县| 孟津县| 阜宁县| 津市市| 邯郸县| 秭归县| 尚义县| 无为县| 毕节市|