欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GAL22V10C-15LPI
廠商: Lattice Semiconductor Corporation
英文描述: High Performance E2CMOS PLD Generic Array Logic
中文描述: E2CMOS的可編程邏輯器件的高性能通用陣列邏輯
文件頁數: 1/18頁
文件大?。?/td> 223K
代理商: GAL22V10C-15LPI
1
GAL22LV10
Low Voltage E
2
CMOS PLD
Generic Array Logic
2
28
N
I
I
I
I
I
I
I
I
I
NC
NC
N
G
I
I
I
I
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
V
I
I
I
4
26
25
19
18
21
23
16
14
12
11
9
7
5
Features
HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
— 4 ns Maximum Propagation Delay
— Fmax = 250 MHz
— 3 ns Maximum from Clock Input to Data Output
— UltraMOS
Advanced CMOS Technology
3.3V LOW VOLTAGE 22V10 ARCHITECTURE
— JEDEC-Compatible 3.3V Interface Standard
— 5V Compatible Inputs
— I/O Interfaces with Standard 5V TTL Devices
(GAL22LV10C)
ACTIVE PULL-UPS ON ALL PINS (GAL22LV10D)
E
2
CELL TECHNOLOGY
— Reconfigurable Logic
— Reprogrammable Cells
— 100% Tested/100% Yields
— High Speed Electrical Erasure (<100ms)
— 20 Year Data Retention
TEN OUTPUT LOGIC MACROCELLS
— Maximum Flexibility for Complex Logic Designs
— Programmable Output Polarity
PRELOAD AND POWER-ON RESET OF ALL REGISTERS
— 100% Functional Testability
APPLICATIONS INCLUDE:
— Glue Logic for 3.3V Systems
— DMA Control
— State Machine Control
— High Speed Graphics Processing
— Standard Logic Speed Upgrade
ELECTRONIC SIGNATURE FOR IDENTIFICATION
P
A
(
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I/O/Q
I
I/CLK
I
I
I
I
I
I
I
I
I
I
RESET
PRESET
8
10
12
14
16
16
14
12
10
8
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
OLMC
GAL22LV10
Top View
PLCC
Copyright 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
June 2002
Description
The GAL22LV10D, at 4 ns maximum propagation delay time, pro-
vides the highest speed performance available in the PLD market.
The GAL22LV10C can interface with both 3.3V and 5V signal levels.
The GAL22LV10 is manufactured using Lattice Semiconductor's
advanced 3.3V E
2
CMOS process, which combines CMOS with
Electrically Erasable (E
2
) floating gate technology. High speed erase
times (
<
100ms) allow the devices to be reprogrammed quickly and
efficiently.
The generic architecture provides maximum design flexibility by
allowing the Output Logic Macrocell (OLMC) to be configured by
the user.
Unique test circuitry and reprogrammable cells allow complete AC,
DC, and functional testing during manufacture. As a result, Lattice
Semiconductor delivers 100% field programmability and function-
ality of all GAL products. In addition, 100 erase/write cycles and
data retention in excess of 20 years are specified.
22lv10_05
New 5V
Inputs on
Tolerant
22LV10D
Functional Block Diagram
Pin Configuration
相關PDF資料
PDF描述
GAL22V10C-7LJ High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LP High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LPI Electrically-Erasable PLD
GAL22V10D-10LJ High Performance E2CMOS PLD Generic Array Logic
GAL22V10D-10LJI High Performance E2CMOS PLD Generic Array Logic
相關代理商/技術參數
參數描述
GAL22V10C-5LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LJ 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LJI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LP 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:High Performance E2CMOS PLD Generic Array Logic
GAL22V10C-7LPI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:Electrically-Erasable PLD
主站蜘蛛池模板: 临江市| 吕梁市| 永和县| 延寿县| 明溪县| 兰西县| 会昌县| 永靖县| 吴川市| 彝良县| 冀州市| 阜平县| 巫溪县| 页游| 吉林省| 五台县| 定州市| 临澧县| 哈巴河县| 石台县| 灵台县| 陆良县| 大宁县| 临武县| 万州区| 清远市| 麻阳| 锡林浩特市| 尚志市| 盘锦市| 丹棱县| 正安县| 永宁县| 江口县| 洞口县| 乐都县| 红河县| 四平市| 颍上县| 斗六市| 廊坊市|