欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8160E36
廠商: GSI TECHNOLOGY
英文描述: 16Mb(256K x 72Bit)Sync Burst SRAM(16M位(256K x 72位)同步靜態RAM(帶2位脈沖地址計數器))
中文描述: 16Mb的(256 × 72Bit)同步突發靜態存儲器(1,600位(256 × 72位)同步靜態隨機存儲器(帶2位脈沖地址計數器))
文件頁數: 1/26頁
文件大?。?/td> 519K
代理商: GS8160E36
Rev: 2.07 11/2000
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/26
1999, Giga Semiconductor, Inc.
Preliminary
GS8160E18/32/36T-225/200/180/166/150/133
1M x 18, 512K x 32, 512K x 36
16Mb Sync Burst SRAMs
225 MHz
133 MHz
2.5 V V
DD
2.5 V or 3.3 V I/O
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
FT pin for user-configurable flow through or pipeline
operation
Dual Cycle Deselect (DCD) operation
2.5 V +10%/
5% core power supply
2.5 V or 3.3 V I/O supply
LBO pin for Linear or Interleaved Burst mode
Internal input resistors on mode pins allow floating mode pins
Default to Interleaved Pipeline mode
Byte Write (BW) and/or Global Write (GW) operation
Internal self-timed write cycle
Automatic power-down for portable applications
JEDEC-standard 100-lead TQFP package
Functional Description
Applications
The GS8160E18/32/36T is a 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM application,s ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS8160E18/32/36T is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8160E18/32/36T operates on a 2.5 V power supply. All
input are 3.3 V- and 2.5 V-compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 3.3 V- and 2.5 V-compatible.
-225 -200 -180 -166 -150 -133 Unit
2.5
4.4
350
410
410
370
340
315
7.0
8.5
205
240
240
210
210
210
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x32)
Curr (x36)
3.0
5.0
315
370
3.2
5.5
290
340
3.5
6.0
270
315
3.8
6.6
250
290
290
10
10
185
210
210
4.0
7.5
230
260
260
11
15
140
160
160
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Flow
Through
2-1-1-1
7.5
10
185
210
8
10
185
210
8.5
10
185
210
相關PDF資料
PDF描述
GS8160F18 16Mb(1M x 18Bit)Sync Burst SRAM(16M位(1M x 18位)同步靜態RAM(帶2位脈沖地址計數器))
GS8160F32 16Mb(512K x 36Bit)Sync Burst SRAM(16M位(512K x 36位)同步靜態RAM(帶2位脈沖地址計數器))
GS8160F36 16Mb(256K x 72Bit)Sync Burst SRAM(16M位(256K x 72位)同步靜態RAM(帶2位脈沖地址計數器))
GS8160Z18 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8160Z18T-133 18Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS8160E36BGT-150 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 7.5NS/3.8NS 100TQFP - Trays
GS8160E36BGT-150I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 7.5NS/3.8NS 100TQFP - Trays
GS8160E36BGT-150IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 18MBIT 512KX36 7.5NS/3.8NS 100TQFP - Trays
GS8160E36BGT-150V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 18MBIT 512KX36 7.5NS/3.8NS 100TQFP - Trays
GS8160E36BGT-200 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 18MBIT 512KX36 6.5NS/3NS 100TQFP - Trays
主站蜘蛛池模板: 长岭县| 武夷山市| 屏东市| 英超| 韶山市| 万宁市| 怀安县| 前郭尔| 万盛区| 射洪县| 临朐县| 开原市| 肃南| 松滋市| 永泰县| 仁布县| 连平县| 敦化市| 弥勒县| 枞阳县| 阆中市| 车险| 临朐县| 大悟县| 北宁市| 莲花县| 桐城市| 都安| 晋州市| 高邑县| 吉隆县| 应城市| 遂昌县| 长顺县| 东源县| 凤台县| 庆阳市| 通许县| 朝阳县| 乐至县| 茌平县|