欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816218B-150
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
中文描述: 1M X 18 CACHE SRAM, 7.5 ns, PBGA119
封裝: FBGA-119
文件頁數: 30/41頁
文件大?。?/td> 980K
代理商: GS816218B-150
Tex8adx6prsi hsseiiainaeNtRcmmne o NwDsg.
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
GS816218(B/D)/GS816236(B/D)/GS816272(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.17 11/2004
30/41
1999, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
相關PDF資料
PDF描述
GS816218B-150I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-166 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-166I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-200 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-200I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS816218BB-150 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 1MX18 7.5NS/3.8NS 119FBGA - Trays
GS816218BB-150I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 1MX18 7.5NS/3.8NS 119FBGA - Trays
GS816218BB-150IV 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 18MBIT 1MX18 7.5NS/3.8NS 119FPBGA - Trays
GS816218BB-150V 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 18MBIT 1MX18 7.5NS/3.8NS 119FPBGA - Trays
GS816218BB-200 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 1MX18 6.5NS/3NS 119FBGA - Trays
主站蜘蛛池模板: 宝应县| 泾阳县| 庆元县| 邹平县| 安岳县| 富阳市| 沧州市| 洱源县| 和田市| 凤山市| 六安市| 阜阳市| 体育| 中方县| 萝北县| 达日县| 贵溪市| 隆尧县| 南川市| 合作市| 邹城市| 永善县| 于都县| 仁化县| 昭觉县| 库尔勒市| 衡水市| 华蓥市| 乾安县| 衡南县| 嘉黎县| 和田市| 泸州市| 竹溪县| 淮滨县| 东乌珠穆沁旗| 夏津县| 玉树县| 永顺县| 察雅县| 许昌市|