欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816236B-166
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
中文描述: 512K X 36 CACHE SRAM, 7 ns, PBGA119
封裝: FBGA-119
文件頁數: 30/41頁
文件大小: 980K
代理商: GS816236B-166
Tex8adx6prsi hsseiiainaeNtRcmmne o NwDsg.
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
GS816218(B/D)/GS816236(B/D)/GS816272(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.17 11/2004
30/41
1999, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
相關PDF資料
PDF描述
GS816236B-166I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236B-200 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236B-200I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236B-225 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236B-225I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS816236BB-150 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 512KX36 7.5NS/3.8NS 119FBGA - Trays
GS816236BB-150I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 512KX36 7.5NS/3.8NS 119FBGA - Trays
GS816236BB-150IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 7.5NS/3.8NS 119FPBGA - Trays
GS816236BB-150V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 7.5NS/3.8NS 119FPBGA - Trays
GS816236BB-200 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 3.3V 18MBIT 512KX36 6.5NS/3NS 119FBGA - Trays
主站蜘蛛池模板: 玉溪市| 运城市| 越西县| 安福县| 洪江市| 广南县| 庆城县| 宜章县| 博白县| 威宁| 石棉县| 土默特左旗| 汝城县| 景宁| 博爱县| 纳雍县| 西丰县| 昌乐县| 清水县| 莱西市| 仁怀市| 巴里| 星子县| 正阳县| 蒲江县| 梓潼县| 泸溪县| 青岛市| 二连浩特市| 西乡县| 永宁县| 会理县| 郴州市| 大宁县| 闽侯县| 台南市| 安乡县| 绩溪县| 蓬安县| 磴口县| 平江县|