欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816236BGB-150
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
中文描述: 512K X 36 CACHE SRAM, 7.5 ns, PBGA119
封裝: ROHS COMPLIANT, FBGA-119
文件頁數: 27/37頁
文件大小: 866K
代理商: GS816236BGB-150
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
GS816218/36B(B/D)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 9/2005
27/37
2004, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關PDF資料
PDF描述
GS816236BGB-150I 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
GS816236BGB-200 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
GS816236BGB-200I 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
GS816236BGB-250 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
GS816236BGB-250I 1M x 18, 512K x 36 18MbS/DCD Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS816236BGB-150I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 7.5NS/3.8NS 119FBGA - Trays
GS816236BGB-150IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 18MBIT 512KX36 7.5NS/3.8NS 119FPBGA - Trays
GS816236BGB-150V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 18MBIT 512KX36 7.5NS/3.8NS 119FPBGA - Trays
GS816236BGB-200 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 6.5NS/3NS 119FBGA - Trays
GS816236BGB-200I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 18MBIT 512KX36 6.5NS/3NS 119FBGA - Trays
主站蜘蛛池模板: 公安县| 肥城市| 晋州市| 廉江市| 庆阳市| 北京市| 磴口县| 黄龙县| 天峨县| 呼和浩特市| 同德县| 诸城市| 垣曲县| 湘阴县| 丽水市| 吴江市| 高陵县| 定兴县| 屯昌县| 昔阳县| 诏安县| 沧州市| 盘山县| 武义县| 潮安县| 萨嘎县| 壤塘县| 武定县| 万源市| 类乌齐县| 沙坪坝区| 祁连县| 自贡市| 谷城县| 漳州市| 泸水县| 瑞金市| 西青区| 庐江县| 柳州市| 娱乐|