欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816236D-150I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
中文描述: 512K X 36 CACHE SRAM, 7.5 ns, PBGA165
封裝: 13 X 15 MM, 1 MM PITCH, FBGA-165
文件頁數: 26/41頁
文件大小: 980K
代理商: GS816236D-150I
Tex8adx6prsi hsseiiainaeNtRcmmne o NwDsg.
GS816218(B/D)/GS816236(B/D)/GS816272(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.17 11/2004
26/41
1999, GSI Technology
Sleep Mode
During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high,
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to
low, the SRAM operates normally after ZZ recovery time.
Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to I
SB
2. The duration of
Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become
disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode.
When the ZZ pin is driven high, I
SB
2 is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending
operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated
until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands
may be applied while the SRAM is recovering from Sleep mode.
Sleep Mode Timing Diagram
Application Tips
Single and Dual Cycle Deselect
SCD devices (like this one) force the use of “dummy read cycles” (read cycles that are launched normally, but that are ended with
the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually
assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste
bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at
bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention.
tZZR
tZZH
tZZS
Hold
Setup
tKL
tKL
tKH
tKH
tKC
tKC
CK
ADSP
ADSC
ZZ
相關PDF資料
PDF描述
GS816236D-166 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236D-166I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236D-200 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236D-200I 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816236D-225 1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS816236D-166I 制造商:GSI Technology 功能描述:512K X 36 CACHE SRAM, 7 ns, PBGA165
GS816236DB-150 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS816236DB-150V 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS816236DB-200 制造商:GSI Technology 功能描述:119 BGA - Bulk
GS816236DB-200I 制造商:GSI Technology 功能描述:119 BGA - Bulk
主站蜘蛛池模板: 平谷区| 井陉县| 昔阳县| 峨山| 衡山县| 德兴市| 遂昌县| 邢台市| 手游| 临湘市| 玉田县| 鄂温| 耒阳市| 东山县| 吴忠市| 嘉荫县| 公安县| 玉树县| 同江市| 南陵县| 吴川市| 西林县| 乌什县| 高碑店市| 孙吴县| 大同市| 福海县| 紫金县| 金溪县| 万安县| 永吉县| 嘉峪关市| 印江| 筠连县| 安乡县| 交口县| 和政县| 柘荣县| 南安市| 建水县| 开原市|