欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816272C
廠商: GSI TECHNOLOGY
英文描述: 256K x 72 18Mb Sync Burst SRAMs
中文描述: 256 × 72 35.7同步突發靜態存儲器
文件頁數: 19/31頁
文件大小: 791K
代理商: GS816272C
GS816272C
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 2.18 11/2005
19/31
1999, GSI Technology
Sleep Mode
During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high,
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to
low, the SRAM operates normally after ZZ recovery time.
Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to I
SB
2. The duration of
Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become
disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode.
When the ZZ pin is driven high, I
SB
2 is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending
operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated
until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands
may be applied while the SRAM is recovering from Sleep mode.
Sleep Mode Timing Diagram
tZZR
tZZH
tZZS
Hold
Setup
tKL
tKH
tKC
CK
ADSP
ADSC
ZZ
Application Tips
Single and Dual Cycle Deselect
SCD devices (like this one) force the use of “dummy read cycles” (read cycles that are launched normally, but that are ended with
the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually
assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste
bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at
bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention.
相關PDF資料
PDF描述
GS8170LW72C-333I 18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM
GS8170LW36C-333I 18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM
GS8170LW36 Low-Noise Operational Amplifier 8-PDIP -40 to 85
GS8170LW36C-200 Low-Noise Operational Amplifier 8-PDIP -40 to 85
GS8170LW36C-200I Low-Noise Operational Amplifier 8-SO -40 to 85
相關代理商/技術參數
參數描述
GS816272C200 制造商:GSI 功能描述:New
GS816272CC-150 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS816272CC-150I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS816272CC-150IV 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS816272CC-150V 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
主站蜘蛛池模板: 绥江县| 师宗县| 桦南县| 衡水市| 永嘉县| 化隆| 马山县| 南宫市| 额尔古纳市| 沙湾县| 宁蒗| 邯郸市| 秀山| 龙口市| 阿勒泰市| 通州区| 嘉鱼县| 古交市| 炎陵县| 陆良县| 托克托县| 崇义县| 固始县| 拉萨市| 含山县| 乳山市| 江阴市| 垦利县| 宜黄县| 梁山县| 江陵县| 宁远县| 平度市| 通城县| 汾阳市| 师宗县| 滨海县| 新竹县| 民县| 喜德县| 五大连池市|