欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS816272CC-200
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 256K x 72 18Mb S/DCD Sync Burst SRAMs
中文描述: 256K X 72 CACHE SRAM, 6.5 ns, PBGA209
封裝: 14 X 22 MM, 1 MM PITCH, BGA-209
文件頁數: 20/31頁
文件大小: 678K
代理商: GS816272CC-200
GS816272CC-333/300/250/200/150
Preliminary
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 2/2005
20/31
2004, GSI Technology
Sleep Mode
During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high,
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to
low, the SRAM operates normally after ZZ recovery time.
Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to I
SB
2. The duration of
Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become
disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode.
When the ZZ pin is driven high, I
SB
2 is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending
operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated
until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands
may be applied while the SRAM is recovering from Sleep mode.
Sleep Mode Timing
Application Tips
Single and Dual Cycle Deselect
SCD devices (like this one) force the use of “dummy read cycles” (read cycles that are launched normally, but that are ended with
the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually
assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste
bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at
bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention.
tZZR
tZZH
tZZS
Hold
Setup
tKL
tKH
tKC
CK
ADSP
ADSC
ZZ
相關PDF資料
PDF描述
GS816272CC-200I 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC-250 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC-250I 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC-300 256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC-30I 256K x 72 18Mb S/DCD Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS816272CC-200I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
GS816272CC-200IV 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
GS816272CC-200M 制造商:GSI Technology 功能描述:2.5 OR 3.3V - Trays
GS816272CC-200V 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
GS816272CC-250 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 5.5NS/3NS 209FBGA - Trays
主站蜘蛛池模板: 吉林省| 浑源县| 贵州省| 长子县| 铜陵市| 昌图县| 中宁县| 衡东县| 繁峙县| 宁南县| 五台县| 湖南省| 盐源县| 尖扎县| 鹤岗市| 永嘉县| 睢宁县| 灵山县| 兴安县| 全州县| 富平县| 金昌市| 文山县| 黄陵县| 台山市| 文水县| 班玛县| 大埔县| 蒙城县| 烟台市| 焉耆| 土默特右旗| 慈利县| 象山县| 漾濞| 鱼台县| 洛南县| 枝江市| 贵南县| 沿河| 德兴市|