欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: GS8162Z72CC-V
廠商: GSI TECHNOLOGY
英文描述: 18Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 35.7流水線和流量,通過同步唑的SRAM
文件頁數(shù): 1/27頁
文件大?。?/td> 771K
代理商: GS8162Z72CC-V
GS8162Z72CC-xxxV
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz
150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
209-Bump BGA
Commercial Temp
Industrial Temp
Preliminary
Rev: 1.02a 6/2006
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/27
2004, GSI Technology
Features
NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM, NoBL and
ZBT SRAMs
1.8 V or 2.5 V core power supply
1.8 V or 2.5 V I/O supply
User-configurable Pipeline and Flow Through mode
ZQ mode pin for user-selectable high/low output drive
IEEE 1149.1 JTAG-compatible Boundary Scan
On-chip write parity checking; even or odd selectable
On-chip parity encoding and error detection
LBO pin for Linear or Interleave Burst mode
Pin-compatible with 2M, 4M, and 8M devices
Byte write operation (9-bit Bytes)
3 chip enable signals for easy depth expansion
ZZ Pin for automatic power-down
JEDEC-standard 209-Bump BGA package
RoHS-compliant 209-Bump BGA package available
Functional Description
The GS8162Z72CC-xxxV is an 18Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8162Z72CC-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8162Z72CC-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 209-bump BGA package.
Parameter Synopsis
-250
3.0
4.0
-200
3.0
5.0
-150
3.8
6.7
Unit
ns
ns
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
t
KQ
tCycle
Curr
425
5.5
5.5
315
345
6.5
6.5
275
270
7.5
7.5
250
mA
ns
ns
mA
Flow Through
2-1-1-1
相關(guān)PDF資料
PDF描述
GS8162Z72CGC-150IV 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z72CGC-150V 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z72CGC-200IV 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z72CGC-200V 18Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8162Z72CGC-250IV 18Mb Pipelined and Flow Through Synchronous NBT SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8162Z72CGC-150I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS8162Z72CGC-150IV 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS8162Z72CGC-150V 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 7.5NS/3.8NS 209FBGA - Trays
GS8162Z72CGC-200I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
GS8162Z72CGC-200IV 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V/2.5V 18MBIT 256KX72 6.5NS/3NS 209FBGA - Trays
主站蜘蛛池模板: 绥化市| 安康市| 桓台县| 大洼县| 井冈山市| 远安县| 济宁市| 高唐县| 运城市| 沁源县| 临沧市| 阳西县| 河间市| 黔江区| 桦南县| 新和县| 松江区| 怀集县| 清徐县| 三明市| 谷城县| 老河口市| 阿克陶县| 突泉县| 芜湖县| 延津县| 汝南县| 邵阳县| 咸丰县| 沙洋县| 扶余县| 扬州市| 凤冈县| 南溪县| 博爱县| 陵川县| 稻城县| 铅山县| 城步| 弥勒县| 北京市|