欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8170DW36C-333
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
中文描述: 512K X 36 STANDARD SRAM, 1.8 ns, PBGA209
封裝: 14 X 22 MM, 1 MM PITCH, BGA-209
文件頁數: 1/27頁
文件大小: 827K
代理商: GS8170DW36C-333
GS8170DW36/72C-333/300/250/200
18Mb
Σ
1x1Dp CMOS I/O
Double Late Write SigmaRAM
200 MHz–333 MHz
1.8 V V
DD
1.5 V or 1.8 V I/O
209-Bump BGA
Commercial Temp
Industrial Temp
Rev: 2.04 5/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/27
2002, GSI Technology, Inc.
Features
Double Late Write mode, Pipelined Read mode
JEDEC-standard SigmaRAM
pinout and package
1.8 V +150/–100 mV core power supply
1.5 V or 1.8 V CMOS Interface
ZQ controlled user-selectable output drive strength
Dual Cycle Deselect
Burst Read and Write option
Fully coherent read and write pipelines
Echo Clock outputs track data output drivers
Byte write operation (9-bit bytes)
2 user-programmable chip enable inputs
IEEE 1149.1 JTAG-compliant Serial Boundary Scan
209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
Pin-compatible with future 36Mb, 72Mb, and 144Mb
devices
SigmaRAM Family Overview
GS8170
DW
36/72 SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 18,874,368-bit (18Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
Σ
RAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
Bottom View
Functional Description
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Parameter Synopsis
Key Fast Bin Specs
Symbol
- 333
Cycle Time
tKHKH
3.0 ns
Access Time
tKHQV
1.6 ns
相關PDF資料
PDF描述
GS8170DW36C-333I 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
GS8170DW72C-200 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
GS8170DW72C-200I 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
GS8170DW72C-250 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
GS8170DW72C-250I 18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
相關代理商/技術參數
參數描述
GS8170DW72AC-250 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 18MBIT 256KX72 2.1NS 209FBGA - Trays
GS8170DW72AC-250I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 18MBIT 256KX72 2.1NS 209FBGA - Trays
GS8170DW72AC-300I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 18MBIT 256KX72 1.8NS 209FBGA - Trays
GS8170DW72AC-350I 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 18MBIT 256KX72 1.7NS 209FBGA - Trays
GS8170DW72AGC-250 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 18MBIT 256KX72 2.1NS 209FBGA - Trays
主站蜘蛛池模板: 武夷山市| 盐边县| 当阳市| 奈曼旗| 道孚县| 金堂县| 都江堰市| 钟祥市| 嘉善县| 桃园县| 松桃| 虞城县| 呼玛县| 永仁县| 宜州市| 桃园县| 周宁县| 宁乡县| 邢台市| 永嘉县| 仁寿县| 灵台县| 太仓市| 苍山县| 天全县| 阳朔县| 乌兰县| 且末县| 喀喇沁旗| 石首市| 远安县| 芜湖县| 社旗县| 聊城市| 西贡区| 通海县| 遂川县| 新巴尔虎左旗| 肥西县| 榆中县| 钦州市|