欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8322ZV36E-133
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 36Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 1M X 36 ZBT SRAM, 8.5 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, FPBGA-165
文件頁數: 16/39頁
文件大小: 975K
代理商: GS8322ZV36E-133
GS8322ZV18(B/E)/GS8322ZV36(B/E)/GS8322ZV72(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.03a 2/2006
16/39
2002, GSI Technology
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
FLXDrive
The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive
strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details.
Mode Pin Functions
Mode Name
Pin
Name
State
Function
Burst Order Control
LBO
L
Linear Burst
H
Interleaved Burst
Output Register Control
FT
L
Flow Through
H or NC
Pipeline
Power Down Control
ZZ
L or NC
Active
H
Standby, I
DD
= I
SB
FLXDrive Output Impedance Control
ZQ
L
High Drive (Low Impedance)
H or NC
Low Drive (High Impedance)
Note:
There are pull-up devices on the ZQ and FT pins and a pull-down devices on the ZZ pin, so those input pins can be unconnected and the chip will
operate in the default states as specified in the above tables.
Linear Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
Interleaved Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
Table 1:
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
10
11
00
3rd address
4th address
10
11
11
00
00
01
01
10
Table 2:
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
00
11
10
3rd address
4th address
10
11
11
10
00
01
01
00
Burst Counter Sequences
BPR 1999.05.18
相關PDF資料
PDF描述
GS8322ZV36E-133I 36Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8322ZV36E-150 36Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8322ZV36E-150I 36Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8322ZV36E-166 36Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8322ZV36E-166I 36Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS8322ZV72C-133 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 36MBIT 512KX72 8.5NS/4NS 209FBGA - Trays
GS8322ZV72C-150 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 36MBIT 512KX72 8.5NS/3.8NS 209FBGA - Trays
GS8322ZV72C-166 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 1.8V 36MBIT 512KX72 8NS/3.5NS 209FBGA - Trays
GS8324Z36B-133 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 10NS/4NS 119FBGA - Trays
GS8324Z36B-200I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 36MBIT 1MX36 7.5NS/3NS 119FBGA - Trays
主站蜘蛛池模板: 绥滨县| 休宁县| 特克斯县| 都昌县| 台东县| 塔河县| 霍城县| 锡林浩特市| 翁牛特旗| 上虞市| 松阳县| 大庆市| 元阳县| 淮滨县| 九江市| 尤溪县| 梅河口市| 西藏| 开化县| 赞皇县| 晴隆县| 新龙县| 辉县市| 定西市| 卢氏县| 万宁市| 鹤庆县| 盘山县| 汝州市| 乐至县| 班玛县| 天气| 宁晋县| 烟台市| 汝州市| 崇义县| 彰武县| 吴堡县| 长宁县| 清流县| 通渭县|