欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8640Z18T-V
廠商: GSI TECHNOLOGY
英文描述: 72Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 72Mb流水線和流量,通過同步唑的SRAM
文件頁數: 7/22頁
文件大小: 600K
代理商: GS8640Z18T-V
Synchronous Truth Table
Operation
Type
Address
CK CKE ADV W Bx E
1
E
2
E
3
G ZZ
DQ
Notes
Read Cycle, Begin Burst
R
External
L-H
L
L
H
X
L
H
L
L
L
Q
Read Cycle, Continue Burst
B
Next
L-H
L
H
X
X
X
X
X
L
L
Q
1,10
NOP/Read, Begin Burst
R
External
L-H
L
L
H
X
L
H
L
H
L
High-Z
2
Dummy Read, Continue Burst
B
Next
L-H
L
H
X
X
X
X
X
H
L
High-Z
1,2,10
Write Cycle, Begin Burst
W
External
L-H
L
L
L
L
L
H
L
X
L
D
3
Write Cycle, Continue Burst
B
Next
L-H
L
H
X
L
X
X
X
X
L
D
1,3,10
Write Abort, Continue Burst
B
Next
L-H
L
H
X
H
X
X
X
X
L
High-Z 1,2,3,10
Deselect Cycle, Power Down
D
None
L-H
L
L
X
X
H
X
X
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
L
X
X
X
X
H
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
L
X
X
X
L
X
X
L
High-Z
Deselect Cycle
D
None
L-H
L
L
L
H
L
H
L
X
L
High-Z
1
Deselect Cycle, Continue
D
None
L-H
L
H
X
X
X
X
X
X
L
High-Z
1
Sleep Mode
None
X
X
X
X
X
X
X
X
X
H
High-Z
Clock Edge Ignore, Stall
Current
L-H
H
X
X
X
X
X
X
X
L
-
4
Notes:
1.
Continue Burst cycles, whether read or write, use the same control inputs. A Deselect continue cycle can only be entered into if a Dese-
lect cycle is executed first.
Dummy Read and Write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the W
pin is sampled low but no Byte Write pins are active so no write operation is performed.
G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during
write cycles.
If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus
will remain in High Z.
X = Don’t Care; H = Logic High; L = Logic Low; Bx = High = All Byte Write signals are high; Bx = Low = One or more Byte/Write
signals are Low
All inputs, except G and ZZ must meet setup and hold times of rising clock edge.
Wait states can be inserted by setting CKE high.
This device contains circuitry that ensures all outputs are in High Z during power-up.
A 2-bit burst counter is incorporated.
10. The address counter is incriminated for all Burst continue cycles.
2.
3.
4.
5.
6.
7.
8.
9.
GS8640Z18/36T-xxxV
Preliminary
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 6/2006
7/22
2004, GSI Technology
相關PDF資料
PDF描述
GS8640Z36GT-167IV 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z36GT-167V 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z36GT-200IV 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z36GT-200V 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8640Z36GT-250IV 72Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS8640Z36GT-167I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 8NS/3.5NS 100TQFP - Trays
GS8640Z36GT-167IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 72MBIT 2MX36 8NS/3.5NS 100TQFP - Trays
GS8640Z36GT-167V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 72MBIT 2MX36 8NS/3.5NS 100TQFP - Trays
GS8640Z36GT-200 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 7.5NS/3NS 100TQFP - Trays
GS8640Z36GT-200I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 7.5NS/3NS 100TQFP - Trays
主站蜘蛛池模板: 油尖旺区| 泉州市| 八宿县| 崇州市| 辽阳市| 麻城市| 岗巴县| 枣强县| 新和县| 宣恩县| 西畴县| 龙里县| 恩施市| 肃南| 濮阳市| 稷山县| 石林| 高邮市| 博湖县| 濮阳县| 蓝山县| 伊吾县| 桐庐县| 巫山县| 浦北县| 红桥区| 隆化县| 德清县| 洞头县| 黄骅市| 临汾市| 榆树市| 浦江县| 永吉县| 二手房| 元阳县| 嘉禾县| 铁岭市| 普安县| 浠水县| 历史|