欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8642Z36B-167
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb Pipelined and Flow Through Synchronous NBT SRAM
中文描述: 2M X 36 ZBT SRAM, 8 ns, PBGA119
封裝: 14 X 22 MM, 1.27 MM PITCH, FPBGA-119
文件頁數: 26/34頁
文件大小: 872K
代理商: GS8642Z36B-167
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
Product Preview
GS8642Z18(B)/GS8642Z36(B)/GS8642Z72(C)
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 5/2005
26/34
2004, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關PDF資料
PDF描述
GS8642Z36B-167I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-200 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-200I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-250 72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-250I 72Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS8642Z36B-167I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-167IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 72MBIT 2MX36 8NS/3.5NS 119FPBGA - Trays
GS8642Z36B-167V 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V/2.5V 72MBIT 2MX36 8NS/3.5NS 119FPBGA - Trays
GS8642Z36B-200 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb Pipelined and Flow Through Synchronous NBT SRAM
GS8642Z36B-200I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 7.5NS/3NS 119FBGA - Trays
主站蜘蛛池模板: 城口县| 黑河市| 塘沽区| 会理县| 吉林省| 嘉峪关市| 石景山区| 铁岭县| 山西省| 莱西市| 全南县| 天津市| 内黄县| 龙井市| 滦平县| 开平市| 方城县| 香河县| 铜鼓县| 泾阳县| 老河口市| 绥滨县| 凤凰县| 娄烦县| 南昌县| 金阳县| 商都县| 安远县| 南康市| 望奎县| 新干县| 新密市| 陇南市| 玉龙| 湾仔区| 武强县| 碌曲县| 汝阳县| 沙湾县| 金堂县| 达拉特旗|