欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8662Q18GE-250
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb SigmaQuad-II Burst of 2 SRAM
中文描述: 4M X 18 STANDARD SRAM, 0.45 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
文件頁數: 22/35頁
文件大小: 993K
代理商: GS8662Q18GE-250
Preliminary
GS8662Q08/09/18/36E-300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 9/2005
22/35
2005, GSI Technology
Hold Times
Address Input Hold Time
t
KHAX
0.3
0.35
0.4
0.5
ns
Control Input Hold Time
t
KHIX
0.3
0.35
0.4
0.5
ns
Data Input Hold Time
Notes:
1.
All Address inputs must meet the specified setup and hold times for all latching clock edges.
2.
Control singles are R, W, BW0, BW1, and (NW0, NW1 for x8) and (BW2, BW3 for x36).
3.
If C, C are tied high, K, K become the references for C, C timing parameters
4.
To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention because tCHQX1 is a MIN
parameter that is worst case at totally different test conditions (0
°
C, 1.9 V) than tCHQZ, which is a MAX parameter (worst case at 70
°
C, 1.7 V). It is not possible for two
SRAMs on the same board to be at such different voltages and temperatures.
5.
Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge.
6.
V
DD
slew rate must be less than 0.1 V DC per 50 ns for DLL lock retention. DLL lock time begins once V
DD
and input clock are stable.
7.
Echo clock is very tightly controlled to data valid/data hold. By design, there is a ±0.1 ns variation from echo clock to data. The datasheet parameters reflect tester guard
bands and test setup variations.
t
KHDX
0.3
0.35
0.4
0.5
ns
AC Electrical Characteristics (Continued)
Parameter
Symbol
-300
-250
-200
-167
Units
Notes
Min
Max
Min
Max
Min
Max
Min
Max
相關PDF資料
PDF描述
GS8662Q18GE-250I 72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q18GE-300 72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q18GE-300I 72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q36E-167 72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q36E-167I 72Mb SigmaQuad-II Burst of 2 SRAM
相關代理商/技術參數
參數描述
GS8662Q18GE-250C 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 72MBIT 4MX18 0.45NS 165FBGA - Trays
GS8662Q18GE-250I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 72MBIT 4MX18 0.45NS 165FBGA - Trays
GS8662Q18GE-300 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q18GE-300I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q36E-167 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaQuad-II Burst of 2 SRAM
主站蜘蛛池模板: 水城县| 保德县| 磴口县| 万全县| 乐都县| 抚远县| 蚌埠市| 长岛县| 三原县| 亚东县| 襄垣县| 拜城县| 旬邑县| 龙游县| 商都县| 合川市| 垣曲县| 林周县| 菏泽市| 平遥县| 金寨县| 安多县| 台南县| 安新县| 上饶县| 邹城市| 长武县| 凯里市| 宁强县| 那曲县| 凤凰县| 海阳市| 富阳市| 体育| 共和县| 兴山县| 新竹市| 宜君县| 柘城县| 万荣县| 常德市|