欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8662R36E-200
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb SigmaCIO DDR-II Burst of 4 SRAM
中文描述: 2M X 36 DDR SRAM, 0.45 ns, PBGA165
封裝: 15 MM X 17 MM, 1MM PITCH, FPBGA-165
文件頁數: 21/37頁
文件大小: 942K
代理商: GS8662R36E-200
Preliminary
GS8662R08/09/18/36E-333/300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 9/2005
21/37
2005, GSI Technology
Hold Times
Address Input Hold Time
t
KHAX
0.4
0.4
0.5
0.6
0.7
ns
Control Input Hold Time
t
KHIX
0.4
0.4
0.5
0.6
0.7
ns
Data Input Hold Time
Notes:
1.
All Address inputs must meet the specified setup and hold times for all latching clock edges.
2.
Control singles are R, W, BW0, BW1, and (NW0, NW1 for x8) and (BW2, BW3 for x36).
3.
If C, C are tied high, K, K become the references for C, C timing parameters
4.
To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention because tCHQX1 is a MIN
parameter that is worst case at totally different test conditions (0
°
C, 1.9 V) than tCHQZ, which is a MAX parameter (worst case at 70
°
C, 1.7 V). It is not possible for two
SRAMs on the same board to be at such different voltages and temperatures.
5.
Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge.
6.
V
DD
slew rate must be less than 0.1 V DC per 50 ns for DLL lock retention. DLL lock time begins once V
DD
and input clock are stable.
7.
Echo clock is very tightly controlled to data valid/data hold. By design, there is a ±0.1 ns variation from echo clock to data. The datasheet parameters reflect tester guard
bands and test setup variations.
t
KHDX
0.28
0.3
0.35
0.4
0.5
ns
AC Electrical Characteristics (Continued)
Parameter
Symbol
-333
-300
-250
-200
-167
Units
N
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
相關PDF資料
PDF描述
GS8662R36E-200I 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-250 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-250I 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-300 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-300I 72Mb SigmaCIO DDR-II Burst of 4 SRAM
相關代理商/技術參數
參數描述
GS8662R36E-200I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-250 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-250I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R36E-300 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 72MBIT 2MX36 0.45NS 165FBGA - Trays
GS8662R36E-300I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 72MBIT 2MX36 0.45NS 165FBGA - Trays
主站蜘蛛池模板: 蒙城县| 太谷县| 孟州市| 阿巴嘎旗| 乐山市| 宜城市| 河南省| 长泰县| 洪雅县| 汨罗市| 昆明市| 濮阳县| 武清区| 通城县| 北安市| 视频| 福建省| 景德镇市| 张家口市| 华容县| 都兰县| 侯马市| 奉节县| 库尔勒市| 四平市| 滨州市| 五华县| 剑阁县| 青川县| 景德镇市| 淅川县| 郯城县| 固始县| 三明市| 宁晋县| 株洲县| 亳州市| 澄江县| 宁津县| 腾冲县| 建德市|