欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS88132BT-300
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
中文描述: 256K X 32 CACHE SRAM, 5 ns, PQFP100
封裝: TQFP-100
文件頁數: 28/39頁
文件大小: 791K
代理商: GS88132BT-300
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
GS88118B(T/D)/GS88132B(T/D)/GS88136B(T/D)
Rev: 1.05 11/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
28/39
2002, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關PDF資料
PDF描述
GS88132BT-300I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BD-150 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BD-150I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BD-200 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88136BD-200I 512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
相關代理商/技術參數
參數描述
GS88132BT-300I 制造商:GSI 制造商全稱:GSI Technology 功能描述:512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
GS88132CD-150 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 8MBIT 256KX32 7.5NS/3.8NS 165FPBGA - Trays
GS88132CD-250 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 8MBIT 256KX32 5.5NS/2.5NS 165FPBGA - Trays
GS88132CD-300I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 8MBIT 256KX32 5NS/2.5NS 165FPBGA - Trays
GS88132CD-333 制造商:GSI Technology 功能描述:SRAM SYNC SGL 2.5V/3.3V 8MBIT 256KX32 4.5NS/2.5NS 165FPBGA - Trays
主站蜘蛛池模板: 岳普湖县| 扶风县| 渭源县| 呈贡县| 晋中市| 长阳| 蓬安县| 巩留县| 马公市| 饶阳县| 肇州县| 肥城市| 九寨沟县| 泸西县| 灵台县| 南澳县| 上高县| 文化| 长岭县| 秀山| 来安县| 连云港市| 五家渠市| 本溪市| 洛宁县| 绵竹市| 和硕县| 乌拉特前旗| 遵化市| 邯郸市| 石景山区| 池州市| 天门市| 双桥区| 喜德县| 绵阳市| 星子县| 嘉荫县| 宁陕县| 西昌市| 台州市|