欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: GS88237BGB-333I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 256K x 36 9Mb SCD/DCD Sync Burst SRAM
中文描述: 256K X 36 CACHE SRAM, 2 ns, PBGA119
封裝: ROHS COMPLIANT, FPBGA-119
文件頁數(shù): 20/29頁
文件大小: 577K
代理商: GS88237BGB-333I
GS88237BB/D-333/300/250/200
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 3/2005
20/29
2002, GSI Technology
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
Select DR
Capture DR
0
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
1
Select IR
Capture IR
0
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
Test Logic Reset
Run Test Idle
0
1
0
1
1
0
1
1
1
0
0
1
1
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
相關PDF資料
PDF描述
GS88237BGD-300 256K x 36 9Mb SCD/DCD Sync Burst SRAM
GS88237BGD-333 256K x 36 9Mb SCD/DCD Sync Burst SRAM
GS9020ACFV GENLINX -TM II GS9020A Serial Digital Video Input Processor
GS9020ACFVE3 GENLINX -TM II GS9020A Serial Digital Video Input Processor
GS9020ACTV GENLINX -TM II GS9020A Serial Digital Video Input Processor
相關代理商/技術參數(shù)
參數(shù)描述
GS88237CB-200 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 9MBIT 256KX36 2.7NS 119FPBGA - Trays
GS88237CB-200I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 9MBIT 256KX36 2.7NS 119FPBGA - Trays
GS88237CB-200IV 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 9MBIT 256KX36 2.5NS 119FPBGA - Trays
GS88237CB-200V 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V/2.5V 9MBIT 256KX36 2.5NS 119FPBGA - Trays
GS88237CB-250 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V/3.3V 9MBIT 256KX36 2.3NS 119FPBGA - Trays
主站蜘蛛池模板: 左贡县| 南阳市| 英山县| 镇赉县| 白城市| 五常市| 太仓市| 都江堰市| 临朐县| 广丰县| 揭阳市| 开封市| 临湘市| 景谷| 宜良县| 郧西县| 湛江市| 津市市| 怀集县| 吴堡县| 安徽省| 西吉县| 土默特右旗| 青川县| 株洲市| 鹤岗市| 大港区| 长宁县| 都匀市| 西青区| 改则县| 沽源县| 宁乡县| 正宁县| 九江市| 集贤县| 寿阳县| 同心县| 施甸县| 万山特区| 梁平县|