欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS882V37BB
廠商: GSI TECHNOLOGY
英文描述: 256K x 36 9Mb SCD/DCD Sync Burst SRAM
中文描述: 256K × 36 9Mb以上SCD的/雙氰胺同步突發靜態存儲器
文件頁數: 1/27頁
文件大小: 727K
代理商: GS882V37BB
GS882V37BB/D-360/333/300
256K x 36
9Mb SCD/DCD Sync Burst SRAM
360 MHz
300 MHz
1.8 V V
DD
1.8 V I/O
119- & 165-Bump BGA
Commercial Temp
Industrial Temp
Rev: 1.03 3/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/27
2003, GSI Technology
Features
Single/Dual Cycle Deselect selectable
IEEE 1149.1 JTAG-compatible Boundary Scan
ZQ mode pin for user-selectable high/low output drive
1.8 V +10%/–10% core power supply
1.8 V I/O supply
LBO pin for Linear or Interleaved Burst mode
Internal input resistors on mode pins allow floating mode pins
Default to Interleaved Pipeline mode
Byte Write (BW) and/or Global Write (GW) operation
Internal self-timed write cycle
Automatic power-down for portable applications
JEDEC-standard 119-bump and 165-bump BGA packages
Pb-Free 119-bump and 165-bump BGA packages available
Functional Description
Applications
The GS882V37BB/D is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
SCD and DCD Pipelined Reads
The GS882V37BB/D is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS882V37BB/D operates on a 1.8 V power supply. All inputs
are 1.8 V compatible. Separate output power (V
DDQ
) pins are used
to decouple output noise from the internal circuits and are 1.8 V
compatible.
Parameter Synopsis
-360
1.8
2.8
475
-333
2.0
3.0
435
-300
2.2
3.3
395
Unit
ns
ns
mA
Pipeline
3-1-1-1
1.8 V
t
KQ
tCycle
Curr
(x36)
相關PDF資料
PDF描述
GS882Z18AB 9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18AB-133 9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18AB-133I 9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18AB-150 9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18AB-150I 9Mb Pipelined and Flow Through Synchronous NBT SRAM
相關代理商/技術參數
參數描述
GS882V37BB-133I 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays
GS882V37BB-300 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V 9MBIT 256KX36 2.2NS 119FBGA - Trays
GS882V37BB-300I 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 1.8V 9MBIT 256KX36 2.2NS 119FBGA - Trays
GS882V37BGB-200 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays
GS882V37BGB-200I 制造商:GSI Technology 功能描述:256KX36(9 MEG)SYNCH BURST,"+1 SERIES" SCD, JTAG, FLEXDRIVE - Trays
主站蜘蛛池模板: 叙永县| 安阳县| 高陵县| 东宁县| 黄骅市| 花莲市| 锡林郭勒盟| 蛟河市| 清丰县| 巴林左旗| 万盛区| 太仆寺旗| 武川县| 陵水| 柳河县| 新源县| 吴江市| 类乌齐县| 遂川县| 璧山县| 信阳市| 新乡县| 鄂托克旗| 藁城市| 广元市| 河南省| 布尔津县| 荣昌县| 成安县| 上饶市| 逊克县| 阿拉善右旗| 黄陵县| 阳原县| 鹤壁市| 晋中市| 宁河县| 会东县| 华宁县| 沛县| 巴马|