欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GTLP16616MTDX
廠商: Fairchild Semiconductor
文件頁數: 1/9頁
文件大?。?/td> 0K
描述: IC TRANSCVR 17BIT N-INV 56TSSOP
標準包裝: 1,000
邏輯類型: 收發器,非反相
元件數: 1
每個元件的位元數: 17
輸出電流高,低: 32mA,32mA
電源電壓: 3.15 V ~ 3.45 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 56-TFSOP(0.240",6.10mm 寬)
供應商設備封裝: 56-TSSOP
包裝: 帶卷 (TR)
2000 Fairchild Semiconductor Corporation
DS500017
www.fairchildsemi.com
June 1997
Revised December 2000
GTLP166
16
17-
Bit
T
TL/GTLP
B
u
s
T
ranscei
ver
wit
h
Buf
fer
ed
Cl
ock
GTLP16616
17-Bit TTL/GTLP Bus Transceiver
with Buffered Clock
General Description
The GTLP16616 is a 17-bit registered bus transceiver that
provides TTL to GTLP signal level translation. It allows for
transparent, latched and clocked modes of data flow and
provides a buffered GTLP (CLKOUT) clock output from the
TTL CLKAB. The device provides a high speed interface
between cards operating at TTL logic levels and a back-
plane operating at GTLP logic levels. High speed back-
plane operation is a direct result of GTLP’s reduced output
swing (
<1V), reduced input threshold levels and output
edge rate control. The edge rate control minimizes bus set-
tling time. GTLP is a Fairchild Semiconductor derivative of
the Gunning Transceiver logic (GTL) JEDEC standard
JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is pro-
cess, voltage, and temperature (PVT) compensated. Its
function is similar to BTL and GTL but with different output
levels and receiver threshold. GTLP output LOW level is
typically less than 0.5V, the output level HIGH is 1.5V and
the receiver threshold is 1.0V.
Features
s Bidirectional interface between GTLP and TTL logic
levels
s Designed with edge rate control circuitry to reduce
output noise on the GTLP port
s VREF pin provides external supply reference voltage for
receiver threshold adjustibility
s Special PVT compensation circuitry to provide
consistent performance over variations of process,
supply voltage and temperature
s TTL compatible driver and control inputs
s Designed using Fairchild advanced CMOS technology
s Bushold data inputs on the A port eliminates the need
for external pull-up resistors on unused inputs.
s Power up/down and power off high impedance for live
insertion
s 5 V tolerant inputs and outputs on the LVTTL ports
s Open drain on GTLP to support wired-or connection
s Flow through pinout optimizes PCB layout
s D-type flip-flop, latch and transparent data paths
s A Port source/sink
32 mA/+32 mA
s GTLP Buffered CLKAB signal available (CLKOUT)
Ordering Code:
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Order Number
Package Number
Package Description
GTLP16616MEA
MS56A
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118 0.300” Wide
GTLP16616MTD
MTD56
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
相關PDF資料
PDF描述
OSTHW105051 TERMINAL BLOCK PLUG 5.08MM 10POS
OSTVL207251 CONN TERM BLK HEADER 20POS 5MM
OSTVL207250 CONN TERM BLK HEADER 20POS 5MM
OSTVL205250 CONN TERM BLK HDR 20POS 5.08MM
OSTVL205251 CONN TERM BLOCK 5.08MM HEADER
相關代理商/技術參數
參數描述
GTLP16617 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:17-Bit TTL/GTLP Synchronous Bus Transceiver with Buffered Clock
GTLP16617MEA 功能描述:總線收發器 17-Bit Syn Bus Trans RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
GTLP16617MEAX 功能描述:總線收發器 17-Bit Syn Bus Trans RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
GTLP16617MTD 功能描述:總線收發器 17-Bit Syn Bus Trans RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
GTLP16617MTDX 功能描述:總線收發器 17-Bit Syn Bus Trans RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
主站蜘蛛池模板: 通道| 揭西县| 历史| 磐石市| 固阳县| 吉林市| 平谷区| 台东县| 绥宁县| 晋宁县| 芜湖市| 筠连县| 牡丹江市| 台湾省| 修水县| 张掖市| 和龙市| 海原县| 乡宁县| 镇平县| 文安县| 法库县| 漳浦县| 仙游县| 肇庆市| 中方县| 常德市| 新乡市| 阳谷县| 瑞昌市| 忻州市| 庄河市| 博客| 远安县| 青阳县| 玛沁县| 高密市| 通辽市| 吉水县| 甘孜| 余江县|