欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V161610ET-5I
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 2 Banks x 512K x 16 Bit Synchronous DRAM
中文描述: 1M X 16 SYNCHRONOUS DRAM, 4.5 ns, PDSO50
封裝: 0.400 X 0.825 INCH, 0.80 MM PITCH, TSOP2-50
文件頁數: 1/13頁
文件大小: 482K
代理商: HY57V161610ET-5I
HY57V161610ET-I
2 Banks x 512K x 16 Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for
use of circuits described. No patent licenses are implied
Rev. 0.1 / Nov. 2003 1
DESCRIPTION
THE Hynix HY57V161610E is a 16,777,216-bits CMOS Synchronous DRAM, ideally suited for the main memory and graphic appli-
cations which require large memory density and high bandwidth. HY57V161610E is organized as 2banks of 524,288x16.
HY57V161610E is offering fully synchronous operation referenced to a positive edge clock. All inputs and outputs are synchronized
with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 1,2 or 3), the number of consecutive read or write cycles initi-
ated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A
burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a
new burst read or write command on any cycle. (This pipeline design is not restricted by a `2N` rule.)
FEATURES
Single 3.0V to 3.6V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 50pin TSOP-II with 0.8mm of pin
pitch
All inputs and outputs referenced to positive edge of system
clock
Data mask function by UDQM/LDQM
Internal two banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 and Full Page for Sequence Burst
- 1, 2, 4 and 8 for Interleave Burst
Programmable CAS Latency ; 1, 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Organization
Interface
Package
HY57V161610ET-5I
200MHz
2Banks x 512Kbits x 16
LVTTL
400mil
50pin TSOP II
HY57V161610ET-55I
183MHz
HY57V161610ET-6I
166MHz
HY57V161610ET-7I
143MHz
HY57V161610ET-8I
125MHz
HY57V161610ET-10I
100MHz
HY57V161610ET-15I
66MHz
Note
:
1. VDD(min) of HY57V161610ET-5I/55I is 3.15V
相關PDF資料
PDF描述
HY57V161610ET-6I 2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-7I 2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-8I 2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-10I 2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-55I 2 Banks x 512K x 16 Bit Synchronous DRAM
相關代理商/技術參數
參數描述
HY57V161610ET-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-6I 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-7 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-7I 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:2 Banks x 512K x 16 Bit Synchronous DRAM
HY57V161610ET-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:2 Banks x 512K x 16 Bit Synchronous DRAM
主站蜘蛛池模板: 祁门县| 灌南县| 惠州市| 清徐县| 兴宁市| 蚌埠市| 西青区| 开阳县| 上栗县| 邹城市| 平南县| 白河县| 福泉市| 灵石县| 神池县| 湟源县| 浮山县| 江北区| 紫金县| 翼城县| 拜城县| 漳浦县| 鄂托克前旗| 扶风县| 调兵山市| 阜城县| 天台县| 都匀市| 缙云县| 龙井市| 抚远县| 昌都县| 和龙市| 永丰县| 双鸭山市| 文水县| 焦作市| 文山县| 类乌齐县| 鄯善县| 桃园市|