欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V281620HCST-7I
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 2M x 16bits Synchronous DRAM
中文描述: 8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數: 1/11頁
文件大小: 79K
代理商: HY57V281620HCST-7I
HY57V281620HC(L/S)T-I Series
4 Banks x 2M x 16bits Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 1.0/Mar. 02 1
DESCRIPTION
The Hynix HY57V281620HC(L/S)T is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the Mobile applications which
require low power consumption and extended temperature range. HY57V281620HC(L/S)T is organized as 4banks of 2,097,152x16
HY57V281620HC(L/S)T is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are
synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated
by a single control command (Burst length of 1,2,4,8, or full page), and the burst count sequence(sequential or interleave). A burst of
read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst
read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm
of pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by UDQM or LDQM
ORDERING INFORMATION
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V281620HCT-6I
166MHz
Normal
4Banks x 2Mbits
x16
LVTTL
400mil 54pin TSOP II
HY57V281620HCT-7I
143MHz
HY57V281620HCT-KI
133MHz
HY57V281620HCT-HI
133MHz
HY57V281620HCT-8I
125MHz
HY57V281620HCT-PI
100MHz
HY57V281620HCT-SI
100MHz
HY57V281620HC(L/S)T-6I
166MHz
Low power
HY57V281620HC(L/S)T-7I
143MHz
HY57V281620HC(L/S)T-KI
133MHz
HY57V281620HC(L/S)T-HI
133MHz
HY57V281620HC(L/S)T-8I
125MHz
HY57V281620HC(L/S)T-PI
100MHz
HY57V281620HC(L/S)T-SI
100MHz
相關PDF資料
PDF描述
HY57V281620HCST-8I 4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-HI 4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-KI 4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-PI 4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-SI 4 Banks x 2M x 16bits Synchronous DRAM
相關代理商/技術參數
參數描述
HY57V281620HCST-8I 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-HI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-KI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-PI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 16bits Synchronous DRAM
HY57V281620HCST-SI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 16bits Synchronous DRAM
主站蜘蛛池模板: 平顶山市| 农安县| 博兴县| 津市市| 闵行区| 璧山县| 金秀| 太湖县| 红安县| 方正县| 文登市| 永吉县| 五台县| 凤台县| 河曲县| 新疆| 石嘴山市| 灵武市| 凤凰县| 丹巴县| 灵台县| 郴州市| 洞口县| 安龙县| 千阳县| 五家渠市| 吉首市| 晴隆县| 博罗县| 汪清县| 甘泉县| 梓潼县| 宁陵县| 沈丘县| 永宁县| 株洲市| 嘉峪关市| 阜阳市| 南丰县| 伊吾县| 简阳市|