欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: HY57V28820HCLT-KI
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4Banks x 4M x 8bits Synchronous DRAM
中文描述: 16M X 8 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數(shù): 1/11頁
文件大小: 175K
代理商: HY57V28820HCLT-KI
HY57V28820HC(L)T-I
4Banks x 4M x 8bits Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.1/Jan. 02 1
DESCRIPTION
The Hynix HY57V28820HC(L)T is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the Mobile applica-
tions which require low power consumption and extended temperature range. f HY57V28820HC(L)T is organized as
4banks of 4,194,304x8.
HY57V28820HC(L)T is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and
outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very
high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write
cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count
sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate
command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined
design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm
of pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by DQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full Page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V28820HCT-6I
166MHz
Normal
4Banks x 4Mbits
x 8
LVTTL
400mil 54pin TSOP II
HY57V28820HCT-KI
133MHz
HY57V28820HCT-HI
133MHz
HY57V28820HCT-8I
125MHz
HY57V28820HCT-PI
100MHz
HY57V28820HCT-SI
100MHz
HY57V28820HCLT-6I
166MHz
Low power
HY57V28820HCLT-KI
133MHz
HY57V28820HCLT-HI
133MHz
HY57V28820HCLT-8I
125MHz
HY57V28820HCLT-PI
100MHz
HY57V28820HCLT-SI
100MHz
相關(guān)PDF資料
PDF描述
HY57V28820HCLT-PI 4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCLT-SI 4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCT-6I 4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCT-8I 4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCT-HI 4Banks x 4M x 8bits Synchronous DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY57V28820HCLT-P 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SDRAM
HY57V28820HCLT-PI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCLT-S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 SDRAM
HY57V28820HCLT-SI 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4Banks x 4M x 8bits Synchronous DRAM
HY57V28820HCT 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16Mx8|3.3V|4K|6|SDR SDRAM - 128M
主站蜘蛛池模板: 蛟河市| 南通市| 新竹县| 楚雄市| 祁门县| 泰来县| 铁岭县| 保亭| 阿坝县| 南康市| 商河县| 九江县| 塘沽区| 咸阳市| 项城市| 屏东县| 竹溪县| 麦盖提县| 仙游县| 温泉县| 咸丰县| 南宁市| 山阳县| 手游| 长阳| 抚松县| 镇赉县| 潍坊市| 义乌市| 淮北市| 安乡县| 安丘市| 南平市| 新巴尔虎右旗| 准格尔旗| 杭锦旗| 基隆市| 巧家县| 肇源县| 陆丰市| 武强县|