欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V561620CLT-H
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 4M x 16Bit Synchronous DRAM
中文描述: 16M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數: 1/12頁
文件大小: 217K
代理商: HY57V561620CLT-H
HY57V561620C(L)T(P)
4 Banks x 4M x 16Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc. does not assume any responsibility for
use of circuits described. No patent licenses are implied.
Rev. 0.5 / June 2004 1
DESCRIPTION
The HY57V561620C(L)T(P) Series is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications
which require large memory density and high bandwidth. HY57V561620C(L)T(P) Series is organized as 4banks of 4,194,304x16.
HY57V561620C(L)T(P) Series is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs
are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or
write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch (Leaded Package or Lead Free Package)
All inputs and outputs referenced to positive edge of system
clock
Data mask function by UDQM, LDQM
Internal four banks operation
Auto refresh and self refresh
8192 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Note :
1. HY57V561620CT Series : Nomal power & Leaded 54Pin TSOP II
2. HY57V561620CLT Series : Low power & Leaded 54Pin TSOP II
3. HY57V561620CTP Series : Nomal power & Lead Free 54Pin TSOP II
4. HY57V561620CLTP Series : Low power & Lead Free 54Pin TSOP II
Part No.
Clock Frequency
Power
Organization
Interface
400mil 54pin TSOP II
HY57V561620C(L)T(P)-6
166MHz
(Normal)
/
Low Power
4Banks x 4Mbits x16
LVTTL
(Leaded)
/
Lead Free
HY57V561620C(L)T(P)-7
143MHz
HY57V561620C(L)T(P)-K
133MHz
HY57V561620C(L)T(P)-H
133MHz
HY57V561620C(L)T(P)-8
125MHz
HY57V561620C(L)T(P)-P
100MHz
HY57V561620C(L)T(P)-S
100MHz
相關PDF資料
PDF描述
HY57V561620CLT-K 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLT-P 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-6 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-7 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-8 4 Banks x 4M x 16Bit Synchronous DRAM
相關代理商/技術參數
參數描述
HY57V561620CLT-K 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLT-P 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-7 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CLTP-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
主站蜘蛛池模板: 沁源县| 仁布县| 三穗县| 惠来县| 武隆县| 武义县| 安泽县| 湄潭县| 望江县| 佛学| 民权县| 泗洪县| 赤峰市| 东源县| 收藏| 泰宁县| 小金县| 泗洪县| 崇义县| 杭锦旗| 呼伦贝尔市| 乐安县| 泰顺县| 尉氏县| 龙山县| 六安市| 松溪县| 阜宁县| 河曲县| 景泰县| 二手房| 民勤县| 大姚县| 揭西县| 五指山市| 德化县| 长治县| 泾川县| 克山县| 阿瓦提县| 太湖县|