欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): HY57V561620CLTP-S
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 4M x 16Bit Synchronous DRAM
中文描述: 16M X 16 SYNCHRONOUS DRAM, 6 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, LEAD FREE, TSOP2-54
文件頁(yè)數(shù): 1/12頁(yè)
文件大小: 217K
代理商: HY57V561620CLTP-S
HY57V561620C(L)T(P)
4 Banks x 4M x 16Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor Inc. does not assume any responsibility for
use of circuits described. No patent licenses are implied.
Rev. 0.5 / June 2004 1
DESCRIPTION
The HY57V561620C(L)T(P) Series is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications
which require large memory density and high bandwidth. HY57V561620C(L)T(P) Series is organized as 4banks of 4,194,304x16.
HY57V561620C(L)T(P) Series is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs
are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input
and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or
write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch (Leaded Package or Lead Free Package)
All inputs and outputs referenced to positive edge of system
clock
Data mask function by UDQM, LDQM
Internal four banks operation
Auto refresh and self refresh
8192 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Note :
1. HY57V561620CT Series : Nomal power & Leaded 54Pin TSOP II
2. HY57V561620CLT Series : Low power & Leaded 54Pin TSOP II
3. HY57V561620CTP Series : Nomal power & Lead Free 54Pin TSOP II
4. HY57V561620CLTP Series : Low power & Lead Free 54Pin TSOP II
Part No.
Clock Frequency
Power
Organization
Interface
400mil 54pin TSOP II
HY57V561620C(L)T(P)-6
166MHz
(Normal)
/
Low Power
4Banks x 4Mbits x16
LVTTL
(Leaded)
/
Lead Free
HY57V561620C(L)T(P)-7
143MHz
HY57V561620C(L)T(P)-K
133MHz
HY57V561620C(L)T(P)-H
133MHz
HY57V561620C(L)T(P)-8
125MHz
HY57V561620C(L)T(P)-P
100MHz
HY57V561620C(L)T(P)-S
100MHz
相關(guān)PDF資料
PDF描述
HY57V561620CT-6 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-7 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-8 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-H 4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-K 4 Banks x 4M x 16Bit Synchronous DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY57V561620CLT-S 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16Mx16|3.3V|8K|6/K/H/8/P/S|SDR SDRAM - 256M
HY57V561620CT-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-7 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620CT-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
主站蜘蛛池模板: 平罗县| 玉树县| 新乡市| 六安市| 阜城县| 宾阳县| 赤城县| 滁州市| 临桂县| 错那县| 河池市| 南部县| 通渭县| 兴义市| 米易县| 东乡县| 平和县| 财经| 襄樊市| 宁波市| 永昌县| 赤壁市| 习水县| 青浦区| 栾城县| 确山县| 犍为县| 宾川县| 嵊州市| 固镇县| 津市市| 光山县| 平南县| 鲁甸县| 兴海县| 梅州市| 南平市| 平乡县| 新泰市| 锡林浩特市| 札达县|