欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V561620LT-8
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4Banks x 4M x 16Bit Synchronous DRAM
中文描述: 16M X 16 SYNCHRONOUS DRAM, 6 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數: 1/13頁
文件大小: 151K
代理商: HY57V561620LT-8
HY57V561620(L)T
4Banks x 4M x 16Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Revision 1.8 / Apr.01
DESCRIPTION
The HY57V561620T is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications
which require large memory density and high bandwidth. HY57V561620 is organized as 4 banks of 4,194,304x16.
The HY57V561620T is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and
outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very
high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline ( CAS latency of 2 or 3), the number of consecutive read or write
cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count
sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate
command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined
design is not restricted by a `2N` rule.)
FEATURES
Single 3.3V
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm
of pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by UDQM and LDQM
Internal four banks operation
Auto refresh and self refresh
8192 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 and Full Page for Sequential Burst
- 1, 2, 4 and 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V561620T-HP
133MHz
Normal
4Banks x 4Mbits
x16
LVTTL
400mil 54pin TSOP II
HY57V561620T-H
133MHz
HY57V561620T-8
125MHz
HY57V561620T-P
100MHz
HY57V561620T-S
100MHz
HY57V561620LT-HP
133MHz
Lower
Power
HY57V561620LT-H
133MHz
HY57V561620LT-8
125MHz
HY57V561620LT-P
100MHz
HY57V561620LT-S
100MHz
相關PDF資料
PDF描述
HY57V561620LT-H 4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-HP 4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-P 4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-S 4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620T-8 4Banks x 4M x 16Bit Synchronous DRAM
相關代理商/技術參數
參數描述
HY57V561620LT-H 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-HI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x16 SDRAM
HY57V561620LT-HP 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-I 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 4M x 16Bit Synchronous DRAM
HY57V561620LT-P 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4Banks x 4M x 16Bit Synchronous DRAM
主站蜘蛛池模板: 大足县| 绥阳县| 锦屏县| 昌图县| 廊坊市| 昌平区| 长葛市| 利川市| 邳州市| 会东县| 宜丰县| 夹江县| 资兴市| 珠海市| 从化市| 西林县| 额济纳旗| 霍林郭勒市| 探索| 榆中县| 赤城县| 彰化县| 正蓝旗| 青川县| 汕头市| 崇义县| 五寨县| 左云县| 亳州市| 永兴县| 介休市| 泰州市| 襄樊市| 阜康市| 阳曲县| 乡宁县| 松江区| 正镶白旗| 伊川县| 平果县| 镇平县|